2023-08-30 17:31:07 +02:00
|
|
|
#ifndef ADRENO_PM4_XML
|
|
|
|
#define ADRENO_PM4_XML
|
|
|
|
|
|
|
|
/* Autogenerated file, DO NOT EDIT manually!
|
|
|
|
|
|
|
|
This file was generated by the rules-ng-ng headergen tool in this git repository:
|
|
|
|
http://github.com/freedreno/envytools/
|
|
|
|
git clone https://github.com/freedreno/envytools.git
|
|
|
|
|
|
|
|
The rules-ng-ng source files this header was generated from are:
|
2023-10-24 12:59:35 +02:00
|
|
|
- /home/robclark/src/mesa/mesa/src/freedreno/registers/adreno.xml ( 594 bytes, from 2023-03-10 18:32:52)
|
|
|
|
- /home/robclark/src/mesa/mesa/src/freedreno/registers/freedreno_copyright.xml ( 1572 bytes, from 2022-07-23 20:21:46)
|
|
|
|
- /home/robclark/src/mesa/mesa/src/freedreno/registers/adreno/a2xx.xml ( 91929 bytes, from 2023-02-28 23:52:27)
|
|
|
|
- /home/robclark/src/mesa/mesa/src/freedreno/registers/adreno/adreno_common.xml ( 15434 bytes, from 2023-03-10 18:32:53)
|
|
|
|
- /home/robclark/src/mesa/mesa/src/freedreno/registers/adreno/adreno_pm4.xml ( 74995 bytes, from 2023-03-20 18:06:23)
|
|
|
|
- /home/robclark/src/mesa/mesa/src/freedreno/registers/adreno/a3xx.xml ( 84231 bytes, from 2022-08-02 16:38:43)
|
|
|
|
- /home/robclark/src/mesa/mesa/src/freedreno/registers/adreno/a4xx.xml ( 113474 bytes, from 2022-08-02 16:38:43)
|
|
|
|
- /home/robclark/src/mesa/mesa/src/freedreno/registers/adreno/a5xx.xml ( 149590 bytes, from 2023-02-14 19:37:12)
|
|
|
|
- /home/robclark/src/mesa/mesa/src/freedreno/registers/adreno/a6xx.xml ( 198949 bytes, from 2023-03-20 18:06:23)
|
|
|
|
- /home/robclark/src/mesa/mesa/src/freedreno/registers/adreno/a6xx_gmu.xml ( 11404 bytes, from 2023-03-10 18:32:53)
|
|
|
|
- /home/robclark/src/mesa/mesa/src/freedreno/registers/adreno/ocmem.xml ( 1773 bytes, from 2022-08-02 16:38:43)
|
|
|
|
- /home/robclark/src/mesa/mesa/src/freedreno/registers/adreno/adreno_control_regs.xml ( 9055 bytes, from 2023-03-10 18:32:52)
|
|
|
|
- /home/robclark/src/mesa/mesa/src/freedreno/registers/adreno/adreno_pipe_regs.xml ( 2976 bytes, from 2023-03-10 18:32:52)
|
|
|
|
|
|
|
|
Copyright (C) 2013-2023 by the following authors:
|
2023-08-30 17:31:07 +02:00
|
|
|
- Rob Clark <robdclark@gmail.com> (robclark)
|
|
|
|
- Ilia Mirkin <imirkin@alum.mit.edu> (imirkin)
|
|
|
|
|
|
|
|
Permission is hereby granted, free of charge, to any person obtaining
|
|
|
|
a copy of this software and associated documentation files (the
|
|
|
|
"Software"), to deal in the Software without restriction, including
|
|
|
|
without limitation the rights to use, copy, modify, merge, publish,
|
|
|
|
distribute, sublicense, and/or sell copies of the Software, and to
|
|
|
|
permit persons to whom the Software is furnished to do so, subject to
|
|
|
|
the following conditions:
|
|
|
|
|
|
|
|
The above copyright notice and this permission notice (including the
|
|
|
|
next paragraph) shall be included in all copies or substantial
|
|
|
|
portions of the Software.
|
|
|
|
|
|
|
|
THE SOFTWARE IS PROVIDED "AS IS", WITHOUT WARRANTY OF ANY KIND,
|
|
|
|
EXPRESS OR IMPLIED, INCLUDING BUT NOT LIMITED TO THE WARRANTIES OF
|
|
|
|
MERCHANTABILITY, FITNESS FOR A PARTICULAR PURPOSE AND NONINFRINGEMENT.
|
|
|
|
IN NO EVENT SHALL THE COPYRIGHT OWNER(S) AND/OR ITS SUPPLIERS BE
|
|
|
|
LIABLE FOR ANY CLAIM, DAMAGES OR OTHER LIABILITY, WHETHER IN AN ACTION
|
|
|
|
OF CONTRACT, TORT OR OTHERWISE, ARISING FROM, OUT OF OR IN CONNECTION
|
|
|
|
WITH THE SOFTWARE OR THE USE OR OTHER DEALINGS IN THE SOFTWARE.
|
|
|
|
*/
|
|
|
|
|
|
|
|
|
|
|
|
enum vgt_event_type {
|
|
|
|
VS_DEALLOC = 0,
|
|
|
|
PS_DEALLOC = 1,
|
|
|
|
VS_DONE_TS = 2,
|
|
|
|
PS_DONE_TS = 3,
|
|
|
|
CACHE_FLUSH_TS = 4,
|
|
|
|
CONTEXT_DONE = 5,
|
|
|
|
CACHE_FLUSH = 6,
|
|
|
|
VIZQUERY_START = 7,
|
|
|
|
HLSQ_FLUSH = 7,
|
|
|
|
VIZQUERY_END = 8,
|
|
|
|
SC_WAIT_WC = 9,
|
|
|
|
WRITE_PRIMITIVE_COUNTS = 9,
|
|
|
|
START_PRIMITIVE_CTRS = 11,
|
|
|
|
STOP_PRIMITIVE_CTRS = 12,
|
|
|
|
RST_PIX_CNT = 13,
|
|
|
|
RST_VTX_CNT = 14,
|
|
|
|
TILE_FLUSH = 15,
|
|
|
|
STAT_EVENT = 16,
|
|
|
|
CACHE_FLUSH_AND_INV_TS_EVENT = 20,
|
|
|
|
ZPASS_DONE = 21,
|
|
|
|
CACHE_FLUSH_AND_INV_EVENT = 22,
|
|
|
|
RB_DONE_TS = 22,
|
|
|
|
PERFCOUNTER_START = 23,
|
|
|
|
PERFCOUNTER_STOP = 24,
|
|
|
|
VS_FETCH_DONE = 27,
|
|
|
|
FACENESS_FLUSH = 28,
|
|
|
|
WT_DONE_TS = 8,
|
2023-10-24 12:59:35 +02:00
|
|
|
START_FRAGMENT_CTRS = 13,
|
|
|
|
STOP_FRAGMENT_CTRS = 14,
|
|
|
|
START_COMPUTE_CTRS = 15,
|
|
|
|
STOP_COMPUTE_CTRS = 16,
|
2023-08-30 17:31:07 +02:00
|
|
|
FLUSH_SO_0 = 17,
|
|
|
|
FLUSH_SO_1 = 18,
|
|
|
|
FLUSH_SO_2 = 19,
|
|
|
|
FLUSH_SO_3 = 20,
|
|
|
|
PC_CCU_INVALIDATE_DEPTH = 24,
|
|
|
|
PC_CCU_INVALIDATE_COLOR = 25,
|
|
|
|
PC_CCU_RESOLVE_TS = 26,
|
|
|
|
PC_CCU_FLUSH_DEPTH_TS = 28,
|
|
|
|
PC_CCU_FLUSH_COLOR_TS = 29,
|
|
|
|
BLIT = 30,
|
2023-10-24 12:59:35 +02:00
|
|
|
LRZ_CLEAR = 37,
|
2023-08-30 17:31:07 +02:00
|
|
|
LRZ_FLUSH = 38,
|
|
|
|
BLIT_OP_FILL_2D = 39,
|
|
|
|
BLIT_OP_COPY_2D = 40,
|
|
|
|
BLIT_OP_SCALE_2D = 42,
|
|
|
|
CONTEXT_DONE_2D = 43,
|
|
|
|
UNK_2C = 44,
|
|
|
|
UNK_2D = 45,
|
|
|
|
CACHE_INVALIDATE = 49,
|
2023-10-24 12:59:35 +02:00
|
|
|
LABEL = 63,
|
|
|
|
CCU_INVALIDATE_DEPTH = 24,
|
|
|
|
CCU_INVALIDATE_COLOR = 25,
|
|
|
|
CCU_RESOLVE_CLEAN = 26,
|
|
|
|
CCU_FLUSH_DEPTH = 28,
|
|
|
|
CCU_FLUSH_COLOR = 29,
|
|
|
|
CCU_RESOLVE = 30,
|
|
|
|
CCU_END_RESOLVE_GROUP = 31,
|
|
|
|
CCU_CLEAN_DEPTH = 32,
|
|
|
|
CCU_CLEAN_COLOR = 33,
|
|
|
|
CACHE_RESET = 48,
|
|
|
|
CACHE_CLEAN = 49,
|
|
|
|
CACHE_FLUSH7 = 50,
|
|
|
|
CACHE_INVALIDATE7 = 51,
|
2023-08-30 17:31:07 +02:00
|
|
|
};
|
|
|
|
|
|
|
|
enum pc_di_primtype {
|
|
|
|
DI_PT_NONE = 0,
|
|
|
|
DI_PT_POINTLIST_PSIZE = 1,
|
|
|
|
DI_PT_LINELIST = 2,
|
|
|
|
DI_PT_LINESTRIP = 3,
|
|
|
|
DI_PT_TRILIST = 4,
|
|
|
|
DI_PT_TRIFAN = 5,
|
|
|
|
DI_PT_TRISTRIP = 6,
|
|
|
|
DI_PT_LINELOOP = 7,
|
|
|
|
DI_PT_RECTLIST = 8,
|
|
|
|
DI_PT_POINTLIST = 9,
|
|
|
|
DI_PT_LINE_ADJ = 10,
|
|
|
|
DI_PT_LINESTRIP_ADJ = 11,
|
|
|
|
DI_PT_TRI_ADJ = 12,
|
|
|
|
DI_PT_TRISTRIP_ADJ = 13,
|
|
|
|
DI_PT_PATCHES0 = 31,
|
|
|
|
DI_PT_PATCHES1 = 32,
|
|
|
|
DI_PT_PATCHES2 = 33,
|
|
|
|
DI_PT_PATCHES3 = 34,
|
|
|
|
DI_PT_PATCHES4 = 35,
|
|
|
|
DI_PT_PATCHES5 = 36,
|
|
|
|
DI_PT_PATCHES6 = 37,
|
|
|
|
DI_PT_PATCHES7 = 38,
|
|
|
|
DI_PT_PATCHES8 = 39,
|
|
|
|
DI_PT_PATCHES9 = 40,
|
|
|
|
DI_PT_PATCHES10 = 41,
|
|
|
|
DI_PT_PATCHES11 = 42,
|
|
|
|
DI_PT_PATCHES12 = 43,
|
|
|
|
DI_PT_PATCHES13 = 44,
|
|
|
|
DI_PT_PATCHES14 = 45,
|
|
|
|
DI_PT_PATCHES15 = 46,
|
|
|
|
DI_PT_PATCHES16 = 47,
|
|
|
|
DI_PT_PATCHES17 = 48,
|
|
|
|
DI_PT_PATCHES18 = 49,
|
|
|
|
DI_PT_PATCHES19 = 50,
|
|
|
|
DI_PT_PATCHES20 = 51,
|
|
|
|
DI_PT_PATCHES21 = 52,
|
|
|
|
DI_PT_PATCHES22 = 53,
|
|
|
|
DI_PT_PATCHES23 = 54,
|
|
|
|
DI_PT_PATCHES24 = 55,
|
|
|
|
DI_PT_PATCHES25 = 56,
|
|
|
|
DI_PT_PATCHES26 = 57,
|
|
|
|
DI_PT_PATCHES27 = 58,
|
|
|
|
DI_PT_PATCHES28 = 59,
|
|
|
|
DI_PT_PATCHES29 = 60,
|
|
|
|
DI_PT_PATCHES30 = 61,
|
|
|
|
DI_PT_PATCHES31 = 62,
|
|
|
|
};
|
|
|
|
|
|
|
|
enum pc_di_src_sel {
|
|
|
|
DI_SRC_SEL_DMA = 0,
|
|
|
|
DI_SRC_SEL_IMMEDIATE = 1,
|
|
|
|
DI_SRC_SEL_AUTO_INDEX = 2,
|
|
|
|
DI_SRC_SEL_AUTO_XFB = 3,
|
|
|
|
};
|
|
|
|
|
|
|
|
enum pc_di_face_cull_sel {
|
|
|
|
DI_FACE_CULL_NONE = 0,
|
|
|
|
DI_FACE_CULL_FETCH = 1,
|
|
|
|
DI_FACE_BACKFACE_CULL = 2,
|
|
|
|
DI_FACE_FRONTFACE_CULL = 3,
|
|
|
|
};
|
|
|
|
|
|
|
|
enum pc_di_index_size {
|
|
|
|
INDEX_SIZE_IGN = 0,
|
|
|
|
INDEX_SIZE_16_BIT = 0,
|
|
|
|
INDEX_SIZE_32_BIT = 1,
|
|
|
|
INDEX_SIZE_8_BIT = 2,
|
|
|
|
INDEX_SIZE_INVALID = 0,
|
|
|
|
};
|
|
|
|
|
|
|
|
enum pc_di_vis_cull_mode {
|
|
|
|
IGNORE_VISIBILITY = 0,
|
|
|
|
USE_VISIBILITY = 1,
|
|
|
|
};
|
|
|
|
|
|
|
|
enum adreno_pm4_packet_type {
|
|
|
|
CP_TYPE0_PKT = 0,
|
|
|
|
CP_TYPE1_PKT = 0x40000000,
|
|
|
|
CP_TYPE2_PKT = 0x80000000,
|
|
|
|
CP_TYPE3_PKT = 0xc0000000,
|
|
|
|
CP_TYPE4_PKT = 0x40000000,
|
|
|
|
CP_TYPE7_PKT = 0x70000000,
|
|
|
|
};
|
|
|
|
|
|
|
|
enum adreno_pm4_type3_packets {
|
|
|
|
CP_ME_INIT = 72,
|
|
|
|
CP_NOP = 16,
|
|
|
|
CP_PREEMPT_ENABLE = 28,
|
|
|
|
CP_PREEMPT_TOKEN = 30,
|
|
|
|
CP_INDIRECT_BUFFER = 63,
|
|
|
|
CP_INDIRECT_BUFFER_CHAIN = 87,
|
|
|
|
CP_INDIRECT_BUFFER_PFD = 55,
|
|
|
|
CP_WAIT_FOR_IDLE = 38,
|
|
|
|
CP_WAIT_REG_MEM = 60,
|
|
|
|
CP_WAIT_REG_EQ = 82,
|
|
|
|
CP_WAIT_REG_GTE = 83,
|
|
|
|
CP_WAIT_UNTIL_READ = 92,
|
|
|
|
CP_WAIT_IB_PFD_COMPLETE = 93,
|
|
|
|
CP_REG_RMW = 33,
|
|
|
|
CP_SET_BIN_DATA = 47,
|
|
|
|
CP_SET_BIN_DATA5 = 47,
|
|
|
|
CP_REG_TO_MEM = 62,
|
|
|
|
CP_MEM_WRITE = 61,
|
|
|
|
CP_MEM_WRITE_CNTR = 79,
|
|
|
|
CP_COND_EXEC = 68,
|
|
|
|
CP_COND_WRITE = 69,
|
|
|
|
CP_COND_WRITE5 = 69,
|
|
|
|
CP_EVENT_WRITE = 70,
|
|
|
|
CP_EVENT_WRITE_SHD = 88,
|
|
|
|
CP_EVENT_WRITE_CFL = 89,
|
|
|
|
CP_EVENT_WRITE_ZPD = 91,
|
|
|
|
CP_RUN_OPENCL = 49,
|
|
|
|
CP_DRAW_INDX = 34,
|
|
|
|
CP_DRAW_INDX_2 = 54,
|
|
|
|
CP_DRAW_INDX_BIN = 52,
|
|
|
|
CP_DRAW_INDX_2_BIN = 53,
|
|
|
|
CP_VIZ_QUERY = 35,
|
|
|
|
CP_SET_STATE = 37,
|
|
|
|
CP_SET_CONSTANT = 45,
|
|
|
|
CP_IM_LOAD = 39,
|
|
|
|
CP_IM_LOAD_IMMEDIATE = 43,
|
|
|
|
CP_LOAD_CONSTANT_CONTEXT = 46,
|
|
|
|
CP_INVALIDATE_STATE = 59,
|
|
|
|
CP_SET_SHADER_BASES = 74,
|
|
|
|
CP_SET_BIN_MASK = 80,
|
|
|
|
CP_SET_BIN_SELECT = 81,
|
|
|
|
CP_CONTEXT_UPDATE = 94,
|
|
|
|
CP_INTERRUPT = 64,
|
|
|
|
CP_IM_STORE = 44,
|
|
|
|
CP_SET_DRAW_INIT_FLAGS = 75,
|
|
|
|
CP_SET_PROTECTED_MODE = 95,
|
|
|
|
CP_BOOTSTRAP_UCODE = 111,
|
|
|
|
CP_LOAD_STATE = 48,
|
|
|
|
CP_LOAD_STATE4 = 48,
|
|
|
|
CP_COND_INDIRECT_BUFFER_PFE = 58,
|
|
|
|
CP_COND_INDIRECT_BUFFER_PFD = 50,
|
|
|
|
CP_INDIRECT_BUFFER_PFE = 63,
|
|
|
|
CP_SET_BIN = 76,
|
|
|
|
CP_TEST_TWO_MEMS = 113,
|
|
|
|
CP_REG_WR_NO_CTXT = 120,
|
|
|
|
CP_RECORD_PFP_TIMESTAMP = 17,
|
|
|
|
CP_SET_SECURE_MODE = 102,
|
|
|
|
CP_WAIT_FOR_ME = 19,
|
|
|
|
CP_SET_DRAW_STATE = 67,
|
|
|
|
CP_DRAW_INDX_OFFSET = 56,
|
|
|
|
CP_DRAW_INDIRECT = 40,
|
|
|
|
CP_DRAW_INDX_INDIRECT = 41,
|
|
|
|
CP_DRAW_INDIRECT_MULTI = 42,
|
|
|
|
CP_DRAW_AUTO = 36,
|
|
|
|
CP_DRAW_PRED_ENABLE_GLOBAL = 25,
|
|
|
|
CP_DRAW_PRED_ENABLE_LOCAL = 26,
|
|
|
|
CP_DRAW_PRED_SET = 78,
|
|
|
|
CP_WIDE_REG_WRITE = 116,
|
|
|
|
CP_SCRATCH_TO_REG = 77,
|
|
|
|
CP_REG_TO_SCRATCH = 74,
|
|
|
|
CP_WAIT_MEM_WRITES = 18,
|
|
|
|
CP_COND_REG_EXEC = 71,
|
|
|
|
CP_MEM_TO_REG = 66,
|
|
|
|
CP_EXEC_CS_INDIRECT = 65,
|
|
|
|
CP_EXEC_CS = 51,
|
|
|
|
CP_PERFCOUNTER_ACTION = 80,
|
|
|
|
CP_SMMU_TABLE_UPDATE = 83,
|
|
|
|
CP_SET_MARKER = 101,
|
|
|
|
CP_SET_PSEUDO_REG = 86,
|
|
|
|
CP_CONTEXT_REG_BUNCH = 92,
|
|
|
|
CP_YIELD_ENABLE = 28,
|
|
|
|
CP_SKIP_IB2_ENABLE_GLOBAL = 29,
|
|
|
|
CP_SKIP_IB2_ENABLE_LOCAL = 35,
|
|
|
|
CP_SET_SUBDRAW_SIZE = 53,
|
|
|
|
CP_WHERE_AM_I = 98,
|
|
|
|
CP_SET_VISIBILITY_OVERRIDE = 100,
|
|
|
|
CP_PREEMPT_ENABLE_GLOBAL = 105,
|
|
|
|
CP_PREEMPT_ENABLE_LOCAL = 106,
|
|
|
|
CP_CONTEXT_SWITCH_YIELD = 107,
|
|
|
|
CP_SET_RENDER_MODE = 108,
|
|
|
|
CP_COMPUTE_CHECKPOINT = 110,
|
|
|
|
CP_MEM_TO_MEM = 115,
|
|
|
|
CP_BLIT = 44,
|
|
|
|
CP_REG_TEST = 57,
|
|
|
|
CP_SET_MODE = 99,
|
|
|
|
CP_LOAD_STATE6_GEOM = 50,
|
|
|
|
CP_LOAD_STATE6_FRAG = 52,
|
|
|
|
CP_LOAD_STATE6 = 54,
|
|
|
|
IN_IB_PREFETCH_END = 23,
|
|
|
|
IN_SUBBLK_PREFETCH = 31,
|
|
|
|
IN_INSTR_PREFETCH = 32,
|
|
|
|
IN_INSTR_MATCH = 71,
|
|
|
|
IN_CONST_PREFETCH = 73,
|
|
|
|
IN_INCR_UPDT_STATE = 85,
|
|
|
|
IN_INCR_UPDT_CONST = 86,
|
|
|
|
IN_INCR_UPDT_INSTR = 87,
|
|
|
|
PKT4 = 4,
|
2023-10-24 12:59:35 +02:00
|
|
|
IN_IB_END = 10,
|
|
|
|
IN_GMU_INTERRUPT = 11,
|
|
|
|
IN_PREEMPT = 15,
|
2023-08-30 17:31:07 +02:00
|
|
|
CP_SCRATCH_WRITE = 76,
|
|
|
|
CP_REG_TO_MEM_OFFSET_MEM = 116,
|
|
|
|
CP_REG_TO_MEM_OFFSET_REG = 114,
|
|
|
|
CP_WAIT_MEM_GTE = 20,
|
|
|
|
CP_WAIT_TWO_REGS = 112,
|
|
|
|
CP_MEMCPY = 117,
|
|
|
|
CP_SET_BIN_DATA5_OFFSET = 46,
|
2023-10-24 12:59:35 +02:00
|
|
|
CP_CONTEXT_SWITCH = 84,
|
2023-08-30 17:31:07 +02:00
|
|
|
CP_SET_CTXSWITCH_IB = 85,
|
|
|
|
CP_REG_WRITE = 109,
|
|
|
|
CP_START_BIN = 80,
|
|
|
|
CP_END_BIN = 81,
|
2023-10-24 12:59:35 +02:00
|
|
|
CP_PREEMPT_DISABLE = 108,
|
|
|
|
CP_WAIT_TIMESTAMP = 20,
|
|
|
|
CP_THREAD_CONTROL = 23,
|
|
|
|
CP_CONTEXT_REG_BUNCH2 = 93,
|
|
|
|
CP_UNK15 = 21,
|
|
|
|
CP_UNK16 = 22,
|
|
|
|
CP_UNK18 = 24,
|
|
|
|
CP_UNK1B = 27,
|
|
|
|
CP_UNK49 = 73,
|
2023-08-30 17:31:07 +02:00
|
|
|
};
|
|
|
|
|
|
|
|
enum adreno_state_block {
|
|
|
|
SB_VERT_TEX = 0,
|
|
|
|
SB_VERT_MIPADDR = 1,
|
|
|
|
SB_FRAG_TEX = 2,
|
|
|
|
SB_FRAG_MIPADDR = 3,
|
|
|
|
SB_VERT_SHADER = 4,
|
|
|
|
SB_GEOM_SHADER = 5,
|
|
|
|
SB_FRAG_SHADER = 6,
|
|
|
|
SB_COMPUTE_SHADER = 7,
|
|
|
|
};
|
|
|
|
|
|
|
|
enum adreno_state_type {
|
|
|
|
ST_SHADER = 0,
|
|
|
|
ST_CONSTANTS = 1,
|
|
|
|
};
|
|
|
|
|
|
|
|
enum adreno_state_src {
|
|
|
|
SS_DIRECT = 0,
|
|
|
|
SS_INVALID_ALL_IC = 2,
|
|
|
|
SS_INVALID_PART_IC = 3,
|
|
|
|
SS_INDIRECT = 4,
|
|
|
|
SS_INDIRECT_TCM = 5,
|
|
|
|
SS_INDIRECT_STM = 6,
|
|
|
|
};
|
|
|
|
|
|
|
|
enum a4xx_state_block {
|
|
|
|
SB4_VS_TEX = 0,
|
|
|
|
SB4_HS_TEX = 1,
|
|
|
|
SB4_DS_TEX = 2,
|
|
|
|
SB4_GS_TEX = 3,
|
|
|
|
SB4_FS_TEX = 4,
|
|
|
|
SB4_CS_TEX = 5,
|
|
|
|
SB4_VS_SHADER = 8,
|
|
|
|
SB4_HS_SHADER = 9,
|
|
|
|
SB4_DS_SHADER = 10,
|
|
|
|
SB4_GS_SHADER = 11,
|
|
|
|
SB4_FS_SHADER = 12,
|
|
|
|
SB4_CS_SHADER = 13,
|
|
|
|
SB4_SSBO = 14,
|
|
|
|
SB4_CS_SSBO = 15,
|
|
|
|
};
|
|
|
|
|
|
|
|
enum a4xx_state_type {
|
|
|
|
ST4_SHADER = 0,
|
|
|
|
ST4_CONSTANTS = 1,
|
|
|
|
ST4_UBO = 2,
|
|
|
|
};
|
|
|
|
|
|
|
|
enum a4xx_state_src {
|
|
|
|
SS4_DIRECT = 0,
|
|
|
|
SS4_INDIRECT = 2,
|
|
|
|
};
|
|
|
|
|
|
|
|
enum a6xx_state_block {
|
|
|
|
SB6_VS_TEX = 0,
|
|
|
|
SB6_HS_TEX = 1,
|
|
|
|
SB6_DS_TEX = 2,
|
|
|
|
SB6_GS_TEX = 3,
|
|
|
|
SB6_FS_TEX = 4,
|
|
|
|
SB6_CS_TEX = 5,
|
|
|
|
SB6_VS_SHADER = 8,
|
|
|
|
SB6_HS_SHADER = 9,
|
|
|
|
SB6_DS_SHADER = 10,
|
|
|
|
SB6_GS_SHADER = 11,
|
|
|
|
SB6_FS_SHADER = 12,
|
|
|
|
SB6_CS_SHADER = 13,
|
|
|
|
SB6_IBO = 14,
|
|
|
|
SB6_CS_IBO = 15,
|
|
|
|
};
|
|
|
|
|
|
|
|
enum a6xx_state_type {
|
|
|
|
ST6_SHADER = 0,
|
|
|
|
ST6_CONSTANTS = 1,
|
|
|
|
ST6_UBO = 2,
|
|
|
|
ST6_IBO = 3,
|
|
|
|
};
|
|
|
|
|
|
|
|
enum a6xx_state_src {
|
|
|
|
SS6_DIRECT = 0,
|
|
|
|
SS6_BINDLESS = 1,
|
|
|
|
SS6_INDIRECT = 2,
|
|
|
|
SS6_UBO = 3,
|
|
|
|
};
|
|
|
|
|
|
|
|
enum a4xx_index_size {
|
|
|
|
INDEX4_SIZE_8_BIT = 0,
|
|
|
|
INDEX4_SIZE_16_BIT = 1,
|
|
|
|
INDEX4_SIZE_32_BIT = 2,
|
|
|
|
};
|
|
|
|
|
|
|
|
enum a6xx_patch_type {
|
|
|
|
TESS_QUADS = 0,
|
|
|
|
TESS_TRIANGLES = 1,
|
|
|
|
TESS_ISOLINES = 2,
|
|
|
|
};
|
|
|
|
|
|
|
|
enum a6xx_draw_indirect_opcode {
|
|
|
|
INDIRECT_OP_NORMAL = 2,
|
|
|
|
INDIRECT_OP_INDEXED = 4,
|
|
|
|
INDIRECT_OP_INDIRECT_COUNT = 6,
|
|
|
|
INDIRECT_OP_INDIRECT_COUNT_INDEXED = 7,
|
|
|
|
};
|
|
|
|
|
|
|
|
enum cp_draw_pred_src {
|
|
|
|
PRED_SRC_MEM = 5,
|
|
|
|
};
|
|
|
|
|
|
|
|
enum cp_draw_pred_test {
|
|
|
|
NE_0_PASS = 0,
|
|
|
|
EQ_0_PASS = 1,
|
|
|
|
};
|
|
|
|
|
|
|
|
enum cp_cond_function {
|
|
|
|
WRITE_ALWAYS = 0,
|
|
|
|
WRITE_LT = 1,
|
|
|
|
WRITE_LE = 2,
|
|
|
|
WRITE_EQ = 3,
|
|
|
|
WRITE_NE = 4,
|
|
|
|
WRITE_GE = 5,
|
|
|
|
WRITE_GT = 6,
|
|
|
|
};
|
|
|
|
|
|
|
|
enum render_mode_cmd {
|
|
|
|
BYPASS = 1,
|
|
|
|
BINNING = 2,
|
|
|
|
GMEM = 3,
|
|
|
|
BLIT2D = 5,
|
|
|
|
BLIT2DSCALE = 7,
|
|
|
|
END2D = 8,
|
|
|
|
};
|
|
|
|
|
|
|
|
enum cp_blit_cmd {
|
|
|
|
BLIT_OP_FILL = 0,
|
|
|
|
BLIT_OP_COPY = 1,
|
|
|
|
BLIT_OP_SCALE = 3,
|
|
|
|
};
|
|
|
|
|
|
|
|
enum a6xx_marker {
|
|
|
|
RM6_BYPASS = 1,
|
|
|
|
RM6_BINNING = 2,
|
|
|
|
RM6_GMEM = 4,
|
|
|
|
RM6_ENDVIS = 5,
|
|
|
|
RM6_RESOLVE = 6,
|
|
|
|
RM6_YIELD = 7,
|
|
|
|
RM6_COMPUTE = 8,
|
|
|
|
RM6_BLIT2DSCALE = 12,
|
|
|
|
RM6_IB1LIST_START = 13,
|
|
|
|
RM6_IB1LIST_END = 14,
|
|
|
|
RM6_IFPC_ENABLE = 256,
|
|
|
|
RM6_IFPC_DISABLE = 257,
|
|
|
|
};
|
|
|
|
|
|
|
|
enum pseudo_reg {
|
|
|
|
SMMU_INFO = 0,
|
|
|
|
NON_SECURE_SAVE_ADDR = 1,
|
|
|
|
SECURE_SAVE_ADDR = 2,
|
|
|
|
NON_PRIV_SAVE_ADDR = 3,
|
|
|
|
COUNTER = 4,
|
|
|
|
};
|
|
|
|
|
|
|
|
enum compare_mode {
|
|
|
|
PRED_TEST = 1,
|
|
|
|
REG_COMPARE = 2,
|
|
|
|
RENDER_MODE = 3,
|
|
|
|
};
|
|
|
|
|
|
|
|
enum ctxswitch_ib {
|
|
|
|
RESTORE_IB = 0,
|
|
|
|
YIELD_RESTORE_IB = 1,
|
|
|
|
SAVE_IB = 2,
|
|
|
|
RB_SAVE_IB = 3,
|
|
|
|
};
|
|
|
|
|
|
|
|
enum reg_tracker {
|
|
|
|
TRACK_CNTL_REG = 1,
|
|
|
|
TRACK_RENDER_CNTL = 2,
|
|
|
|
UNK_EVENT_WRITE = 4,
|
2023-10-24 12:59:35 +02:00
|
|
|
TRACK_LRZ = 8,
|
|
|
|
};
|
|
|
|
|
|
|
|
enum cp_thread {
|
|
|
|
CP_SET_THREAD_BR = 1,
|
|
|
|
CP_SET_THREAD_BV = 2,
|
|
|
|
CP_SET_THREAD_BOTH = 3,
|
2023-08-30 17:31:07 +02:00
|
|
|
};
|
|
|
|
|
|
|
|
#define REG_CP_LOAD_STATE_0 0x00000000
|
|
|
|
#define CP_LOAD_STATE_0_DST_OFF__MASK 0x0000ffff
|
|
|
|
#define CP_LOAD_STATE_0_DST_OFF__SHIFT 0
|
|
|
|
static inline uint32_t CP_LOAD_STATE_0_DST_OFF(uint32_t val)
|
|
|
|
{
|
|
|
|
return ((val) << CP_LOAD_STATE_0_DST_OFF__SHIFT) & CP_LOAD_STATE_0_DST_OFF__MASK;
|
|
|
|
}
|
|
|
|
#define CP_LOAD_STATE_0_STATE_SRC__MASK 0x00070000
|
|
|
|
#define CP_LOAD_STATE_0_STATE_SRC__SHIFT 16
|
|
|
|
static inline uint32_t CP_LOAD_STATE_0_STATE_SRC(enum adreno_state_src val)
|
|
|
|
{
|
|
|
|
return ((val) << CP_LOAD_STATE_0_STATE_SRC__SHIFT) & CP_LOAD_STATE_0_STATE_SRC__MASK;
|
|
|
|
}
|
|
|
|
#define CP_LOAD_STATE_0_STATE_BLOCK__MASK 0x00380000
|
|
|
|
#define CP_LOAD_STATE_0_STATE_BLOCK__SHIFT 19
|
|
|
|
static inline uint32_t CP_LOAD_STATE_0_STATE_BLOCK(enum adreno_state_block val)
|
|
|
|
{
|
|
|
|
return ((val) << CP_LOAD_STATE_0_STATE_BLOCK__SHIFT) & CP_LOAD_STATE_0_STATE_BLOCK__MASK;
|
|
|
|
}
|
|
|
|
#define CP_LOAD_STATE_0_NUM_UNIT__MASK 0xffc00000
|
|
|
|
#define CP_LOAD_STATE_0_NUM_UNIT__SHIFT 22
|
|
|
|
static inline uint32_t CP_LOAD_STATE_0_NUM_UNIT(uint32_t val)
|
|
|
|
{
|
|
|
|
return ((val) << CP_LOAD_STATE_0_NUM_UNIT__SHIFT) & CP_LOAD_STATE_0_NUM_UNIT__MASK;
|
|
|
|
}
|
|
|
|
|
|
|
|
#define REG_CP_LOAD_STATE_1 0x00000001
|
|
|
|
#define CP_LOAD_STATE_1_STATE_TYPE__MASK 0x00000003
|
|
|
|
#define CP_LOAD_STATE_1_STATE_TYPE__SHIFT 0
|
|
|
|
static inline uint32_t CP_LOAD_STATE_1_STATE_TYPE(enum adreno_state_type val)
|
|
|
|
{
|
|
|
|
return ((val) << CP_LOAD_STATE_1_STATE_TYPE__SHIFT) & CP_LOAD_STATE_1_STATE_TYPE__MASK;
|
|
|
|
}
|
|
|
|
#define CP_LOAD_STATE_1_EXT_SRC_ADDR__MASK 0xfffffffc
|
|
|
|
#define CP_LOAD_STATE_1_EXT_SRC_ADDR__SHIFT 2
|
|
|
|
static inline uint32_t CP_LOAD_STATE_1_EXT_SRC_ADDR(uint32_t val)
|
|
|
|
{
|
|
|
|
return ((val >> 2) << CP_LOAD_STATE_1_EXT_SRC_ADDR__SHIFT) & CP_LOAD_STATE_1_EXT_SRC_ADDR__MASK;
|
|
|
|
}
|
|
|
|
|
|
|
|
#define REG_CP_LOAD_STATE4_0 0x00000000
|
|
|
|
#define CP_LOAD_STATE4_0_DST_OFF__MASK 0x00003fff
|
|
|
|
#define CP_LOAD_STATE4_0_DST_OFF__SHIFT 0
|
|
|
|
static inline uint32_t CP_LOAD_STATE4_0_DST_OFF(uint32_t val)
|
|
|
|
{
|
|
|
|
return ((val) << CP_LOAD_STATE4_0_DST_OFF__SHIFT) & CP_LOAD_STATE4_0_DST_OFF__MASK;
|
|
|
|
}
|
|
|
|
#define CP_LOAD_STATE4_0_STATE_SRC__MASK 0x00030000
|
|
|
|
#define CP_LOAD_STATE4_0_STATE_SRC__SHIFT 16
|
|
|
|
static inline uint32_t CP_LOAD_STATE4_0_STATE_SRC(enum a4xx_state_src val)
|
|
|
|
{
|
|
|
|
return ((val) << CP_LOAD_STATE4_0_STATE_SRC__SHIFT) & CP_LOAD_STATE4_0_STATE_SRC__MASK;
|
|
|
|
}
|
|
|
|
#define CP_LOAD_STATE4_0_STATE_BLOCK__MASK 0x003c0000
|
|
|
|
#define CP_LOAD_STATE4_0_STATE_BLOCK__SHIFT 18
|
|
|
|
static inline uint32_t CP_LOAD_STATE4_0_STATE_BLOCK(enum a4xx_state_block val)
|
|
|
|
{
|
|
|
|
return ((val) << CP_LOAD_STATE4_0_STATE_BLOCK__SHIFT) & CP_LOAD_STATE4_0_STATE_BLOCK__MASK;
|
|
|
|
}
|
|
|
|
#define CP_LOAD_STATE4_0_NUM_UNIT__MASK 0xffc00000
|
|
|
|
#define CP_LOAD_STATE4_0_NUM_UNIT__SHIFT 22
|
|
|
|
static inline uint32_t CP_LOAD_STATE4_0_NUM_UNIT(uint32_t val)
|
|
|
|
{
|
|
|
|
return ((val) << CP_LOAD_STATE4_0_NUM_UNIT__SHIFT) & CP_LOAD_STATE4_0_NUM_UNIT__MASK;
|
|
|
|
}
|
|
|
|
|
|
|
|
#define REG_CP_LOAD_STATE4_1 0x00000001
|
|
|
|
#define CP_LOAD_STATE4_1_STATE_TYPE__MASK 0x00000003
|
|
|
|
#define CP_LOAD_STATE4_1_STATE_TYPE__SHIFT 0
|
|
|
|
static inline uint32_t CP_LOAD_STATE4_1_STATE_TYPE(enum a4xx_state_type val)
|
|
|
|
{
|
|
|
|
return ((val) << CP_LOAD_STATE4_1_STATE_TYPE__SHIFT) & CP_LOAD_STATE4_1_STATE_TYPE__MASK;
|
|
|
|
}
|
|
|
|
#define CP_LOAD_STATE4_1_EXT_SRC_ADDR__MASK 0xfffffffc
|
|
|
|
#define CP_LOAD_STATE4_1_EXT_SRC_ADDR__SHIFT 2
|
|
|
|
static inline uint32_t CP_LOAD_STATE4_1_EXT_SRC_ADDR(uint32_t val)
|
|
|
|
{
|
|
|
|
return ((val >> 2) << CP_LOAD_STATE4_1_EXT_SRC_ADDR__SHIFT) & CP_LOAD_STATE4_1_EXT_SRC_ADDR__MASK;
|
|
|
|
}
|
|
|
|
|
|
|
|
#define REG_CP_LOAD_STATE4_2 0x00000002
|
|
|
|
#define CP_LOAD_STATE4_2_EXT_SRC_ADDR_HI__MASK 0xffffffff
|
|
|
|
#define CP_LOAD_STATE4_2_EXT_SRC_ADDR_HI__SHIFT 0
|
|
|
|
static inline uint32_t CP_LOAD_STATE4_2_EXT_SRC_ADDR_HI(uint32_t val)
|
|
|
|
{
|
|
|
|
return ((val) << CP_LOAD_STATE4_2_EXT_SRC_ADDR_HI__SHIFT) & CP_LOAD_STATE4_2_EXT_SRC_ADDR_HI__MASK;
|
|
|
|
}
|
|
|
|
|
|
|
|
#define REG_CP_LOAD_STATE6_0 0x00000000
|
|
|
|
#define CP_LOAD_STATE6_0_DST_OFF__MASK 0x00003fff
|
|
|
|
#define CP_LOAD_STATE6_0_DST_OFF__SHIFT 0
|
|
|
|
static inline uint32_t CP_LOAD_STATE6_0_DST_OFF(uint32_t val)
|
|
|
|
{
|
|
|
|
return ((val) << CP_LOAD_STATE6_0_DST_OFF__SHIFT) & CP_LOAD_STATE6_0_DST_OFF__MASK;
|
|
|
|
}
|
|
|
|
#define CP_LOAD_STATE6_0_STATE_TYPE__MASK 0x0000c000
|
|
|
|
#define CP_LOAD_STATE6_0_STATE_TYPE__SHIFT 14
|
|
|
|
static inline uint32_t CP_LOAD_STATE6_0_STATE_TYPE(enum a6xx_state_type val)
|
|
|
|
{
|
|
|
|
return ((val) << CP_LOAD_STATE6_0_STATE_TYPE__SHIFT) & CP_LOAD_STATE6_0_STATE_TYPE__MASK;
|
|
|
|
}
|
|
|
|
#define CP_LOAD_STATE6_0_STATE_SRC__MASK 0x00030000
|
|
|
|
#define CP_LOAD_STATE6_0_STATE_SRC__SHIFT 16
|
|
|
|
static inline uint32_t CP_LOAD_STATE6_0_STATE_SRC(enum a6xx_state_src val)
|
|
|
|
{
|
|
|
|
return ((val) << CP_LOAD_STATE6_0_STATE_SRC__SHIFT) & CP_LOAD_STATE6_0_STATE_SRC__MASK;
|
|
|
|
}
|
|
|
|
#define CP_LOAD_STATE6_0_STATE_BLOCK__MASK 0x003c0000
|
|
|
|
#define CP_LOAD_STATE6_0_STATE_BLOCK__SHIFT 18
|
|
|
|
static inline uint32_t CP_LOAD_STATE6_0_STATE_BLOCK(enum a6xx_state_block val)
|
|
|
|
{
|
|
|
|
return ((val) << CP_LOAD_STATE6_0_STATE_BLOCK__SHIFT) & CP_LOAD_STATE6_0_STATE_BLOCK__MASK;
|
|
|
|
}
|
|
|
|
#define CP_LOAD_STATE6_0_NUM_UNIT__MASK 0xffc00000
|
|
|
|
#define CP_LOAD_STATE6_0_NUM_UNIT__SHIFT 22
|
|
|
|
static inline uint32_t CP_LOAD_STATE6_0_NUM_UNIT(uint32_t val)
|
|
|
|
{
|
|
|
|
return ((val) << CP_LOAD_STATE6_0_NUM_UNIT__SHIFT) & CP_LOAD_STATE6_0_NUM_UNIT__MASK;
|
|
|
|
}
|
|
|
|
|
|
|
|
#define REG_CP_LOAD_STATE6_1 0x00000001
|
|
|
|
#define CP_LOAD_STATE6_1_EXT_SRC_ADDR__MASK 0xfffffffc
|
|
|
|
#define CP_LOAD_STATE6_1_EXT_SRC_ADDR__SHIFT 2
|
|
|
|
static inline uint32_t CP_LOAD_STATE6_1_EXT_SRC_ADDR(uint32_t val)
|
|
|
|
{
|
|
|
|
return ((val >> 2) << CP_LOAD_STATE6_1_EXT_SRC_ADDR__SHIFT) & CP_LOAD_STATE6_1_EXT_SRC_ADDR__MASK;
|
|
|
|
}
|
|
|
|
|
|
|
|
#define REG_CP_LOAD_STATE6_2 0x00000002
|
|
|
|
#define CP_LOAD_STATE6_2_EXT_SRC_ADDR_HI__MASK 0xffffffff
|
|
|
|
#define CP_LOAD_STATE6_2_EXT_SRC_ADDR_HI__SHIFT 0
|
|
|
|
static inline uint32_t CP_LOAD_STATE6_2_EXT_SRC_ADDR_HI(uint32_t val)
|
|
|
|
{
|
|
|
|
return ((val) << CP_LOAD_STATE6_2_EXT_SRC_ADDR_HI__SHIFT) & CP_LOAD_STATE6_2_EXT_SRC_ADDR_HI__MASK;
|
|
|
|
}
|
|
|
|
|
|
|
|
#define REG_CP_LOAD_STATE6_EXT_SRC_ADDR 0x00000001
|
|
|
|
|
|
|
|
#define REG_CP_DRAW_INDX_0 0x00000000
|
|
|
|
#define CP_DRAW_INDX_0_VIZ_QUERY__MASK 0xffffffff
|
|
|
|
#define CP_DRAW_INDX_0_VIZ_QUERY__SHIFT 0
|
|
|
|
static inline uint32_t CP_DRAW_INDX_0_VIZ_QUERY(uint32_t val)
|
|
|
|
{
|
|
|
|
return ((val) << CP_DRAW_INDX_0_VIZ_QUERY__SHIFT) & CP_DRAW_INDX_0_VIZ_QUERY__MASK;
|
|
|
|
}
|
|
|
|
|
|
|
|
#define REG_CP_DRAW_INDX_1 0x00000001
|
|
|
|
#define CP_DRAW_INDX_1_PRIM_TYPE__MASK 0x0000003f
|
|
|
|
#define CP_DRAW_INDX_1_PRIM_TYPE__SHIFT 0
|
|
|
|
static inline uint32_t CP_DRAW_INDX_1_PRIM_TYPE(enum pc_di_primtype val)
|
|
|
|
{
|
|
|
|
return ((val) << CP_DRAW_INDX_1_PRIM_TYPE__SHIFT) & CP_DRAW_INDX_1_PRIM_TYPE__MASK;
|
|
|
|
}
|
|
|
|
#define CP_DRAW_INDX_1_SOURCE_SELECT__MASK 0x000000c0
|
|
|
|
#define CP_DRAW_INDX_1_SOURCE_SELECT__SHIFT 6
|
|
|
|
static inline uint32_t CP_DRAW_INDX_1_SOURCE_SELECT(enum pc_di_src_sel val)
|
|
|
|
{
|
|
|
|
return ((val) << CP_DRAW_INDX_1_SOURCE_SELECT__SHIFT) & CP_DRAW_INDX_1_SOURCE_SELECT__MASK;
|
|
|
|
}
|
|
|
|
#define CP_DRAW_INDX_1_VIS_CULL__MASK 0x00000600
|
|
|
|
#define CP_DRAW_INDX_1_VIS_CULL__SHIFT 9
|
|
|
|
static inline uint32_t CP_DRAW_INDX_1_VIS_CULL(enum pc_di_vis_cull_mode val)
|
|
|
|
{
|
|
|
|
return ((val) << CP_DRAW_INDX_1_VIS_CULL__SHIFT) & CP_DRAW_INDX_1_VIS_CULL__MASK;
|
|
|
|
}
|
|
|
|
#define CP_DRAW_INDX_1_INDEX_SIZE__MASK 0x00000800
|
|
|
|
#define CP_DRAW_INDX_1_INDEX_SIZE__SHIFT 11
|
|
|
|
static inline uint32_t CP_DRAW_INDX_1_INDEX_SIZE(enum pc_di_index_size val)
|
|
|
|
{
|
|
|
|
return ((val) << CP_DRAW_INDX_1_INDEX_SIZE__SHIFT) & CP_DRAW_INDX_1_INDEX_SIZE__MASK;
|
|
|
|
}
|
|
|
|
#define CP_DRAW_INDX_1_NOT_EOP 0x00001000
|
|
|
|
#define CP_DRAW_INDX_1_SMALL_INDEX 0x00002000
|
|
|
|
#define CP_DRAW_INDX_1_PRE_DRAW_INITIATOR_ENABLE 0x00004000
|
|
|
|
#define CP_DRAW_INDX_1_NUM_INSTANCES__MASK 0xff000000
|
|
|
|
#define CP_DRAW_INDX_1_NUM_INSTANCES__SHIFT 24
|
|
|
|
static inline uint32_t CP_DRAW_INDX_1_NUM_INSTANCES(uint32_t val)
|
|
|
|
{
|
|
|
|
return ((val) << CP_DRAW_INDX_1_NUM_INSTANCES__SHIFT) & CP_DRAW_INDX_1_NUM_INSTANCES__MASK;
|
|
|
|
}
|
|
|
|
|
|
|
|
#define REG_CP_DRAW_INDX_2 0x00000002
|
|
|
|
#define CP_DRAW_INDX_2_NUM_INDICES__MASK 0xffffffff
|
|
|
|
#define CP_DRAW_INDX_2_NUM_INDICES__SHIFT 0
|
|
|
|
static inline uint32_t CP_DRAW_INDX_2_NUM_INDICES(uint32_t val)
|
|
|
|
{
|
|
|
|
return ((val) << CP_DRAW_INDX_2_NUM_INDICES__SHIFT) & CP_DRAW_INDX_2_NUM_INDICES__MASK;
|
|
|
|
}
|
|
|
|
|
|
|
|
#define REG_CP_DRAW_INDX_3 0x00000003
|
|
|
|
#define CP_DRAW_INDX_3_INDX_BASE__MASK 0xffffffff
|
|
|
|
#define CP_DRAW_INDX_3_INDX_BASE__SHIFT 0
|
|
|
|
static inline uint32_t CP_DRAW_INDX_3_INDX_BASE(uint32_t val)
|
|
|
|
{
|
|
|
|
return ((val) << CP_DRAW_INDX_3_INDX_BASE__SHIFT) & CP_DRAW_INDX_3_INDX_BASE__MASK;
|
|
|
|
}
|
|
|
|
|
|
|
|
#define REG_CP_DRAW_INDX_4 0x00000004
|
|
|
|
#define CP_DRAW_INDX_4_INDX_SIZE__MASK 0xffffffff
|
|
|
|
#define CP_DRAW_INDX_4_INDX_SIZE__SHIFT 0
|
|
|
|
static inline uint32_t CP_DRAW_INDX_4_INDX_SIZE(uint32_t val)
|
|
|
|
{
|
|
|
|
return ((val) << CP_DRAW_INDX_4_INDX_SIZE__SHIFT) & CP_DRAW_INDX_4_INDX_SIZE__MASK;
|
|
|
|
}
|
|
|
|
|
|
|
|
#define REG_CP_DRAW_INDX_2_0 0x00000000
|
|
|
|
#define CP_DRAW_INDX_2_0_VIZ_QUERY__MASK 0xffffffff
|
|
|
|
#define CP_DRAW_INDX_2_0_VIZ_QUERY__SHIFT 0
|
|
|
|
static inline uint32_t CP_DRAW_INDX_2_0_VIZ_QUERY(uint32_t val)
|
|
|
|
{
|
|
|
|
return ((val) << CP_DRAW_INDX_2_0_VIZ_QUERY__SHIFT) & CP_DRAW_INDX_2_0_VIZ_QUERY__MASK;
|
|
|
|
}
|
|
|
|
|
|
|
|
#define REG_CP_DRAW_INDX_2_1 0x00000001
|
|
|
|
#define CP_DRAW_INDX_2_1_PRIM_TYPE__MASK 0x0000003f
|
|
|
|
#define CP_DRAW_INDX_2_1_PRIM_TYPE__SHIFT 0
|
|
|
|
static inline uint32_t CP_DRAW_INDX_2_1_PRIM_TYPE(enum pc_di_primtype val)
|
|
|
|
{
|
|
|
|
return ((val) << CP_DRAW_INDX_2_1_PRIM_TYPE__SHIFT) & CP_DRAW_INDX_2_1_PRIM_TYPE__MASK;
|
|
|
|
}
|
|
|
|
#define CP_DRAW_INDX_2_1_SOURCE_SELECT__MASK 0x000000c0
|
|
|
|
#define CP_DRAW_INDX_2_1_SOURCE_SELECT__SHIFT 6
|
|
|
|
static inline uint32_t CP_DRAW_INDX_2_1_SOURCE_SELECT(enum pc_di_src_sel val)
|
|
|
|
{
|
|
|
|
return ((val) << CP_DRAW_INDX_2_1_SOURCE_SELECT__SHIFT) & CP_DRAW_INDX_2_1_SOURCE_SELECT__MASK;
|
|
|
|
}
|
|
|
|
#define CP_DRAW_INDX_2_1_VIS_CULL__MASK 0x00000600
|
|
|
|
#define CP_DRAW_INDX_2_1_VIS_CULL__SHIFT 9
|
|
|
|
static inline uint32_t CP_DRAW_INDX_2_1_VIS_CULL(enum pc_di_vis_cull_mode val)
|
|
|
|
{
|
|
|
|
return ((val) << CP_DRAW_INDX_2_1_VIS_CULL__SHIFT) & CP_DRAW_INDX_2_1_VIS_CULL__MASK;
|
|
|
|
}
|
|
|
|
#define CP_DRAW_INDX_2_1_INDEX_SIZE__MASK 0x00000800
|
|
|
|
#define CP_DRAW_INDX_2_1_INDEX_SIZE__SHIFT 11
|
|
|
|
static inline uint32_t CP_DRAW_INDX_2_1_INDEX_SIZE(enum pc_di_index_size val)
|
|
|
|
{
|
|
|
|
return ((val) << CP_DRAW_INDX_2_1_INDEX_SIZE__SHIFT) & CP_DRAW_INDX_2_1_INDEX_SIZE__MASK;
|
|
|
|
}
|
|
|
|
#define CP_DRAW_INDX_2_1_NOT_EOP 0x00001000
|
|
|
|
#define CP_DRAW_INDX_2_1_SMALL_INDEX 0x00002000
|
|
|
|
#define CP_DRAW_INDX_2_1_PRE_DRAW_INITIATOR_ENABLE 0x00004000
|
|
|
|
#define CP_DRAW_INDX_2_1_NUM_INSTANCES__MASK 0xff000000
|
|
|
|
#define CP_DRAW_INDX_2_1_NUM_INSTANCES__SHIFT 24
|
|
|
|
static inline uint32_t CP_DRAW_INDX_2_1_NUM_INSTANCES(uint32_t val)
|
|
|
|
{
|
|
|
|
return ((val) << CP_DRAW_INDX_2_1_NUM_INSTANCES__SHIFT) & CP_DRAW_INDX_2_1_NUM_INSTANCES__MASK;
|
|
|
|
}
|
|
|
|
|
|
|
|
#define REG_CP_DRAW_INDX_2_2 0x00000002
|
|
|
|
#define CP_DRAW_INDX_2_2_NUM_INDICES__MASK 0xffffffff
|
|
|
|
#define CP_DRAW_INDX_2_2_NUM_INDICES__SHIFT 0
|
|
|
|
static inline uint32_t CP_DRAW_INDX_2_2_NUM_INDICES(uint32_t val)
|
|
|
|
{
|
|
|
|
return ((val) << CP_DRAW_INDX_2_2_NUM_INDICES__SHIFT) & CP_DRAW_INDX_2_2_NUM_INDICES__MASK;
|
|
|
|
}
|
|
|
|
|
|
|
|
#define REG_CP_DRAW_INDX_OFFSET_0 0x00000000
|
|
|
|
#define CP_DRAW_INDX_OFFSET_0_PRIM_TYPE__MASK 0x0000003f
|
|
|
|
#define CP_DRAW_INDX_OFFSET_0_PRIM_TYPE__SHIFT 0
|
|
|
|
static inline uint32_t CP_DRAW_INDX_OFFSET_0_PRIM_TYPE(enum pc_di_primtype val)
|
|
|
|
{
|
|
|
|
return ((val) << CP_DRAW_INDX_OFFSET_0_PRIM_TYPE__SHIFT) & CP_DRAW_INDX_OFFSET_0_PRIM_TYPE__MASK;
|
|
|
|
}
|
|
|
|
#define CP_DRAW_INDX_OFFSET_0_SOURCE_SELECT__MASK 0x000000c0
|
|
|
|
#define CP_DRAW_INDX_OFFSET_0_SOURCE_SELECT__SHIFT 6
|
|
|
|
static inline uint32_t CP_DRAW_INDX_OFFSET_0_SOURCE_SELECT(enum pc_di_src_sel val)
|
|
|
|
{
|
|
|
|
return ((val) << CP_DRAW_INDX_OFFSET_0_SOURCE_SELECT__SHIFT) & CP_DRAW_INDX_OFFSET_0_SOURCE_SELECT__MASK;
|
|
|
|
}
|
|
|
|
#define CP_DRAW_INDX_OFFSET_0_VIS_CULL__MASK 0x00000300
|
|
|
|
#define CP_DRAW_INDX_OFFSET_0_VIS_CULL__SHIFT 8
|
|
|
|
static inline uint32_t CP_DRAW_INDX_OFFSET_0_VIS_CULL(enum pc_di_vis_cull_mode val)
|
|
|
|
{
|
|
|
|
return ((val) << CP_DRAW_INDX_OFFSET_0_VIS_CULL__SHIFT) & CP_DRAW_INDX_OFFSET_0_VIS_CULL__MASK;
|
|
|
|
}
|
|
|
|
#define CP_DRAW_INDX_OFFSET_0_INDEX_SIZE__MASK 0x00000c00
|
|
|
|
#define CP_DRAW_INDX_OFFSET_0_INDEX_SIZE__SHIFT 10
|
|
|
|
static inline uint32_t CP_DRAW_INDX_OFFSET_0_INDEX_SIZE(enum a4xx_index_size val)
|
|
|
|
{
|
|
|
|
return ((val) << CP_DRAW_INDX_OFFSET_0_INDEX_SIZE__SHIFT) & CP_DRAW_INDX_OFFSET_0_INDEX_SIZE__MASK;
|
|
|
|
}
|
|
|
|
#define CP_DRAW_INDX_OFFSET_0_PATCH_TYPE__MASK 0x00003000
|
|
|
|
#define CP_DRAW_INDX_OFFSET_0_PATCH_TYPE__SHIFT 12
|
|
|
|
static inline uint32_t CP_DRAW_INDX_OFFSET_0_PATCH_TYPE(enum a6xx_patch_type val)
|
|
|
|
{
|
|
|
|
return ((val) << CP_DRAW_INDX_OFFSET_0_PATCH_TYPE__SHIFT) & CP_DRAW_INDX_OFFSET_0_PATCH_TYPE__MASK;
|
|
|
|
}
|
|
|
|
#define CP_DRAW_INDX_OFFSET_0_GS_ENABLE 0x00010000
|
|
|
|
#define CP_DRAW_INDX_OFFSET_0_TESS_ENABLE 0x00020000
|
|
|
|
|
|
|
|
#define REG_CP_DRAW_INDX_OFFSET_1 0x00000001
|
|
|
|
#define CP_DRAW_INDX_OFFSET_1_NUM_INSTANCES__MASK 0xffffffff
|
|
|
|
#define CP_DRAW_INDX_OFFSET_1_NUM_INSTANCES__SHIFT 0
|
|
|
|
static inline uint32_t CP_DRAW_INDX_OFFSET_1_NUM_INSTANCES(uint32_t val)
|
|
|
|
{
|
|
|
|
return ((val) << CP_DRAW_INDX_OFFSET_1_NUM_INSTANCES__SHIFT) & CP_DRAW_INDX_OFFSET_1_NUM_INSTANCES__MASK;
|
|
|
|
}
|
|
|
|
|
|
|
|
#define REG_CP_DRAW_INDX_OFFSET_2 0x00000002
|
|
|
|
#define CP_DRAW_INDX_OFFSET_2_NUM_INDICES__MASK 0xffffffff
|
|
|
|
#define CP_DRAW_INDX_OFFSET_2_NUM_INDICES__SHIFT 0
|
|
|
|
static inline uint32_t CP_DRAW_INDX_OFFSET_2_NUM_INDICES(uint32_t val)
|
|
|
|
{
|
|
|
|
return ((val) << CP_DRAW_INDX_OFFSET_2_NUM_INDICES__SHIFT) & CP_DRAW_INDX_OFFSET_2_NUM_INDICES__MASK;
|
|
|
|
}
|
|
|
|
|
|
|
|
#define REG_CP_DRAW_INDX_OFFSET_3 0x00000003
|
|
|
|
#define CP_DRAW_INDX_OFFSET_3_FIRST_INDX__MASK 0xffffffff
|
|
|
|
#define CP_DRAW_INDX_OFFSET_3_FIRST_INDX__SHIFT 0
|
|
|
|
static inline uint32_t CP_DRAW_INDX_OFFSET_3_FIRST_INDX(uint32_t val)
|
|
|
|
{
|
|
|
|
return ((val) << CP_DRAW_INDX_OFFSET_3_FIRST_INDX__SHIFT) & CP_DRAW_INDX_OFFSET_3_FIRST_INDX__MASK;
|
|
|
|
}
|
|
|
|
|
|
|
|
|
|
|
|
#define REG_CP_DRAW_INDX_OFFSET_4 0x00000004
|
|
|
|
#define CP_DRAW_INDX_OFFSET_4_INDX_BASE_LO__MASK 0xffffffff
|
|
|
|
#define CP_DRAW_INDX_OFFSET_4_INDX_BASE_LO__SHIFT 0
|
|
|
|
static inline uint32_t CP_DRAW_INDX_OFFSET_4_INDX_BASE_LO(uint32_t val)
|
|
|
|
{
|
|
|
|
return ((val) << CP_DRAW_INDX_OFFSET_4_INDX_BASE_LO__SHIFT) & CP_DRAW_INDX_OFFSET_4_INDX_BASE_LO__MASK;
|
|
|
|
}
|
|
|
|
|
|
|
|
#define REG_CP_DRAW_INDX_OFFSET_5 0x00000005
|
|
|
|
#define CP_DRAW_INDX_OFFSET_5_INDX_BASE_HI__MASK 0xffffffff
|
|
|
|
#define CP_DRAW_INDX_OFFSET_5_INDX_BASE_HI__SHIFT 0
|
|
|
|
static inline uint32_t CP_DRAW_INDX_OFFSET_5_INDX_BASE_HI(uint32_t val)
|
|
|
|
{
|
|
|
|
return ((val) << CP_DRAW_INDX_OFFSET_5_INDX_BASE_HI__SHIFT) & CP_DRAW_INDX_OFFSET_5_INDX_BASE_HI__MASK;
|
|
|
|
}
|
|
|
|
|
|
|
|
#define REG_CP_DRAW_INDX_OFFSET_INDX_BASE 0x00000004
|
|
|
|
|
|
|
|
#define REG_CP_DRAW_INDX_OFFSET_6 0x00000006
|
|
|
|
#define CP_DRAW_INDX_OFFSET_6_MAX_INDICES__MASK 0xffffffff
|
|
|
|
#define CP_DRAW_INDX_OFFSET_6_MAX_INDICES__SHIFT 0
|
|
|
|
static inline uint32_t CP_DRAW_INDX_OFFSET_6_MAX_INDICES(uint32_t val)
|
|
|
|
{
|
|
|
|
return ((val) << CP_DRAW_INDX_OFFSET_6_MAX_INDICES__SHIFT) & CP_DRAW_INDX_OFFSET_6_MAX_INDICES__MASK;
|
|
|
|
}
|
|
|
|
|
|
|
|
#define REG_CP_DRAW_INDX_OFFSET_4 0x00000004
|
|
|
|
#define CP_DRAW_INDX_OFFSET_4_INDX_BASE__MASK 0xffffffff
|
|
|
|
#define CP_DRAW_INDX_OFFSET_4_INDX_BASE__SHIFT 0
|
|
|
|
static inline uint32_t CP_DRAW_INDX_OFFSET_4_INDX_BASE(uint32_t val)
|
|
|
|
{
|
|
|
|
return ((val) << CP_DRAW_INDX_OFFSET_4_INDX_BASE__SHIFT) & CP_DRAW_INDX_OFFSET_4_INDX_BASE__MASK;
|
|
|
|
}
|
|
|
|
|
|
|
|
#define REG_CP_DRAW_INDX_OFFSET_5 0x00000005
|
|
|
|
#define CP_DRAW_INDX_OFFSET_5_INDX_SIZE__MASK 0xffffffff
|
|
|
|
#define CP_DRAW_INDX_OFFSET_5_INDX_SIZE__SHIFT 0
|
|
|
|
static inline uint32_t CP_DRAW_INDX_OFFSET_5_INDX_SIZE(uint32_t val)
|
|
|
|
{
|
|
|
|
return ((val) << CP_DRAW_INDX_OFFSET_5_INDX_SIZE__SHIFT) & CP_DRAW_INDX_OFFSET_5_INDX_SIZE__MASK;
|
|
|
|
}
|
|
|
|
|
|
|
|
#define REG_A4XX_CP_DRAW_INDIRECT_0 0x00000000
|
|
|
|
#define A4XX_CP_DRAW_INDIRECT_0_PRIM_TYPE__MASK 0x0000003f
|
|
|
|
#define A4XX_CP_DRAW_INDIRECT_0_PRIM_TYPE__SHIFT 0
|
|
|
|
static inline uint32_t A4XX_CP_DRAW_INDIRECT_0_PRIM_TYPE(enum pc_di_primtype val)
|
|
|
|
{
|
|
|
|
return ((val) << A4XX_CP_DRAW_INDIRECT_0_PRIM_TYPE__SHIFT) & A4XX_CP_DRAW_INDIRECT_0_PRIM_TYPE__MASK;
|
|
|
|
}
|
|
|
|
#define A4XX_CP_DRAW_INDIRECT_0_SOURCE_SELECT__MASK 0x000000c0
|
|
|
|
#define A4XX_CP_DRAW_INDIRECT_0_SOURCE_SELECT__SHIFT 6
|
|
|
|
static inline uint32_t A4XX_CP_DRAW_INDIRECT_0_SOURCE_SELECT(enum pc_di_src_sel val)
|
|
|
|
{
|
|
|
|
return ((val) << A4XX_CP_DRAW_INDIRECT_0_SOURCE_SELECT__SHIFT) & A4XX_CP_DRAW_INDIRECT_0_SOURCE_SELECT__MASK;
|
|
|
|
}
|
|
|
|
#define A4XX_CP_DRAW_INDIRECT_0_VIS_CULL__MASK 0x00000300
|
|
|
|
#define A4XX_CP_DRAW_INDIRECT_0_VIS_CULL__SHIFT 8
|
|
|
|
static inline uint32_t A4XX_CP_DRAW_INDIRECT_0_VIS_CULL(enum pc_di_vis_cull_mode val)
|
|
|
|
{
|
|
|
|
return ((val) << A4XX_CP_DRAW_INDIRECT_0_VIS_CULL__SHIFT) & A4XX_CP_DRAW_INDIRECT_0_VIS_CULL__MASK;
|
|
|
|
}
|
|
|
|
#define A4XX_CP_DRAW_INDIRECT_0_INDEX_SIZE__MASK 0x00000c00
|
|
|
|
#define A4XX_CP_DRAW_INDIRECT_0_INDEX_SIZE__SHIFT 10
|
|
|
|
static inline uint32_t A4XX_CP_DRAW_INDIRECT_0_INDEX_SIZE(enum a4xx_index_size val)
|
|
|
|
{
|
|
|
|
return ((val) << A4XX_CP_DRAW_INDIRECT_0_INDEX_SIZE__SHIFT) & A4XX_CP_DRAW_INDIRECT_0_INDEX_SIZE__MASK;
|
|
|
|
}
|
|
|
|
#define A4XX_CP_DRAW_INDIRECT_0_PATCH_TYPE__MASK 0x00003000
|
|
|
|
#define A4XX_CP_DRAW_INDIRECT_0_PATCH_TYPE__SHIFT 12
|
|
|
|
static inline uint32_t A4XX_CP_DRAW_INDIRECT_0_PATCH_TYPE(enum a6xx_patch_type val)
|
|
|
|
{
|
|
|
|
return ((val) << A4XX_CP_DRAW_INDIRECT_0_PATCH_TYPE__SHIFT) & A4XX_CP_DRAW_INDIRECT_0_PATCH_TYPE__MASK;
|
|
|
|
}
|
|
|
|
#define A4XX_CP_DRAW_INDIRECT_0_GS_ENABLE 0x00010000
|
|
|
|
#define A4XX_CP_DRAW_INDIRECT_0_TESS_ENABLE 0x00020000
|
|
|
|
|
|
|
|
|
|
|
|
#define REG_A4XX_CP_DRAW_INDIRECT_1 0x00000001
|
|
|
|
#define A4XX_CP_DRAW_INDIRECT_1_INDIRECT__MASK 0xffffffff
|
|
|
|
#define A4XX_CP_DRAW_INDIRECT_1_INDIRECT__SHIFT 0
|
|
|
|
static inline uint32_t A4XX_CP_DRAW_INDIRECT_1_INDIRECT(uint32_t val)
|
|
|
|
{
|
|
|
|
return ((val) << A4XX_CP_DRAW_INDIRECT_1_INDIRECT__SHIFT) & A4XX_CP_DRAW_INDIRECT_1_INDIRECT__MASK;
|
|
|
|
}
|
|
|
|
|
|
|
|
|
|
|
|
#define REG_A5XX_CP_DRAW_INDIRECT_1 0x00000001
|
|
|
|
#define A5XX_CP_DRAW_INDIRECT_1_INDIRECT_LO__MASK 0xffffffff
|
|
|
|
#define A5XX_CP_DRAW_INDIRECT_1_INDIRECT_LO__SHIFT 0
|
|
|
|
static inline uint32_t A5XX_CP_DRAW_INDIRECT_1_INDIRECT_LO(uint32_t val)
|
|
|
|
{
|
|
|
|
return ((val) << A5XX_CP_DRAW_INDIRECT_1_INDIRECT_LO__SHIFT) & A5XX_CP_DRAW_INDIRECT_1_INDIRECT_LO__MASK;
|
|
|
|
}
|
|
|
|
|
|
|
|
#define REG_A5XX_CP_DRAW_INDIRECT_2 0x00000002
|
|
|
|
#define A5XX_CP_DRAW_INDIRECT_2_INDIRECT_HI__MASK 0xffffffff
|
|
|
|
#define A5XX_CP_DRAW_INDIRECT_2_INDIRECT_HI__SHIFT 0
|
|
|
|
static inline uint32_t A5XX_CP_DRAW_INDIRECT_2_INDIRECT_HI(uint32_t val)
|
|
|
|
{
|
|
|
|
return ((val) << A5XX_CP_DRAW_INDIRECT_2_INDIRECT_HI__SHIFT) & A5XX_CP_DRAW_INDIRECT_2_INDIRECT_HI__MASK;
|
|
|
|
}
|
|
|
|
|
|
|
|
#define REG_A5XX_CP_DRAW_INDIRECT_INDIRECT 0x00000001
|
|
|
|
|
|
|
|
#define REG_A4XX_CP_DRAW_INDX_INDIRECT_0 0x00000000
|
|
|
|
#define A4XX_CP_DRAW_INDX_INDIRECT_0_PRIM_TYPE__MASK 0x0000003f
|
|
|
|
#define A4XX_CP_DRAW_INDX_INDIRECT_0_PRIM_TYPE__SHIFT 0
|
|
|
|
static inline uint32_t A4XX_CP_DRAW_INDX_INDIRECT_0_PRIM_TYPE(enum pc_di_primtype val)
|
|
|
|
{
|
|
|
|
return ((val) << A4XX_CP_DRAW_INDX_INDIRECT_0_PRIM_TYPE__SHIFT) & A4XX_CP_DRAW_INDX_INDIRECT_0_PRIM_TYPE__MASK;
|
|
|
|
}
|
|
|
|
#define A4XX_CP_DRAW_INDX_INDIRECT_0_SOURCE_SELECT__MASK 0x000000c0
|
|
|
|
#define A4XX_CP_DRAW_INDX_INDIRECT_0_SOURCE_SELECT__SHIFT 6
|
|
|
|
static inline uint32_t A4XX_CP_DRAW_INDX_INDIRECT_0_SOURCE_SELECT(enum pc_di_src_sel val)
|
|
|
|
{
|
|
|
|
return ((val) << A4XX_CP_DRAW_INDX_INDIRECT_0_SOURCE_SELECT__SHIFT) & A4XX_CP_DRAW_INDX_INDIRECT_0_SOURCE_SELECT__MASK;
|
|
|
|
}
|
|
|
|
#define A4XX_CP_DRAW_INDX_INDIRECT_0_VIS_CULL__MASK 0x00000300
|
|
|
|
#define A4XX_CP_DRAW_INDX_INDIRECT_0_VIS_CULL__SHIFT 8
|
|
|
|
static inline uint32_t A4XX_CP_DRAW_INDX_INDIRECT_0_VIS_CULL(enum pc_di_vis_cull_mode val)
|
|
|
|
{
|
|
|
|
return ((val) << A4XX_CP_DRAW_INDX_INDIRECT_0_VIS_CULL__SHIFT) & A4XX_CP_DRAW_INDX_INDIRECT_0_VIS_CULL__MASK;
|
|
|
|
}
|
|
|
|
#define A4XX_CP_DRAW_INDX_INDIRECT_0_INDEX_SIZE__MASK 0x00000c00
|
|
|
|
#define A4XX_CP_DRAW_INDX_INDIRECT_0_INDEX_SIZE__SHIFT 10
|
|
|
|
static inline uint32_t A4XX_CP_DRAW_INDX_INDIRECT_0_INDEX_SIZE(enum a4xx_index_size val)
|
|
|
|
{
|
|
|
|
return ((val) << A4XX_CP_DRAW_INDX_INDIRECT_0_INDEX_SIZE__SHIFT) & A4XX_CP_DRAW_INDX_INDIRECT_0_INDEX_SIZE__MASK;
|
|
|
|
}
|
|
|
|
#define A4XX_CP_DRAW_INDX_INDIRECT_0_PATCH_TYPE__MASK 0x00003000
|
|
|
|
#define A4XX_CP_DRAW_INDX_INDIRECT_0_PATCH_TYPE__SHIFT 12
|
|
|
|
static inline uint32_t A4XX_CP_DRAW_INDX_INDIRECT_0_PATCH_TYPE(enum a6xx_patch_type val)
|
|
|
|
{
|
|
|
|
return ((val) << A4XX_CP_DRAW_INDX_INDIRECT_0_PATCH_TYPE__SHIFT) & A4XX_CP_DRAW_INDX_INDIRECT_0_PATCH_TYPE__MASK;
|
|
|
|
}
|
|
|
|
#define A4XX_CP_DRAW_INDX_INDIRECT_0_GS_ENABLE 0x00010000
|
|
|
|
#define A4XX_CP_DRAW_INDX_INDIRECT_0_TESS_ENABLE 0x00020000
|
|
|
|
|
|
|
|
|
|
|
|
#define REG_A4XX_CP_DRAW_INDX_INDIRECT_1 0x00000001
|
|
|
|
#define A4XX_CP_DRAW_INDX_INDIRECT_1_INDX_BASE__MASK 0xffffffff
|
|
|
|
#define A4XX_CP_DRAW_INDX_INDIRECT_1_INDX_BASE__SHIFT 0
|
|
|
|
static inline uint32_t A4XX_CP_DRAW_INDX_INDIRECT_1_INDX_BASE(uint32_t val)
|
|
|
|
{
|
|
|
|
return ((val) << A4XX_CP_DRAW_INDX_INDIRECT_1_INDX_BASE__SHIFT) & A4XX_CP_DRAW_INDX_INDIRECT_1_INDX_BASE__MASK;
|
|
|
|
}
|
|
|
|
|
|
|
|
#define REG_A4XX_CP_DRAW_INDX_INDIRECT_2 0x00000002
|
|
|
|
#define A4XX_CP_DRAW_INDX_INDIRECT_2_INDX_SIZE__MASK 0xffffffff
|
|
|
|
#define A4XX_CP_DRAW_INDX_INDIRECT_2_INDX_SIZE__SHIFT 0
|
|
|
|
static inline uint32_t A4XX_CP_DRAW_INDX_INDIRECT_2_INDX_SIZE(uint32_t val)
|
|
|
|
{
|
|
|
|
return ((val) << A4XX_CP_DRAW_INDX_INDIRECT_2_INDX_SIZE__SHIFT) & A4XX_CP_DRAW_INDX_INDIRECT_2_INDX_SIZE__MASK;
|
|
|
|
}
|
|
|
|
|
|
|
|
#define REG_A4XX_CP_DRAW_INDX_INDIRECT_3 0x00000003
|
|
|
|
#define A4XX_CP_DRAW_INDX_INDIRECT_3_INDIRECT__MASK 0xffffffff
|
|
|
|
#define A4XX_CP_DRAW_INDX_INDIRECT_3_INDIRECT__SHIFT 0
|
|
|
|
static inline uint32_t A4XX_CP_DRAW_INDX_INDIRECT_3_INDIRECT(uint32_t val)
|
|
|
|
{
|
|
|
|
return ((val) << A4XX_CP_DRAW_INDX_INDIRECT_3_INDIRECT__SHIFT) & A4XX_CP_DRAW_INDX_INDIRECT_3_INDIRECT__MASK;
|
|
|
|
}
|
|
|
|
|
|
|
|
|
|
|
|
#define REG_A5XX_CP_DRAW_INDX_INDIRECT_1 0x00000001
|
|
|
|
#define A5XX_CP_DRAW_INDX_INDIRECT_1_INDX_BASE_LO__MASK 0xffffffff
|
|
|
|
#define A5XX_CP_DRAW_INDX_INDIRECT_1_INDX_BASE_LO__SHIFT 0
|
|
|
|
static inline uint32_t A5XX_CP_DRAW_INDX_INDIRECT_1_INDX_BASE_LO(uint32_t val)
|
|
|
|
{
|
|
|
|
return ((val) << A5XX_CP_DRAW_INDX_INDIRECT_1_INDX_BASE_LO__SHIFT) & A5XX_CP_DRAW_INDX_INDIRECT_1_INDX_BASE_LO__MASK;
|
|
|
|
}
|
|
|
|
|
|
|
|
#define REG_A5XX_CP_DRAW_INDX_INDIRECT_2 0x00000002
|
|
|
|
#define A5XX_CP_DRAW_INDX_INDIRECT_2_INDX_BASE_HI__MASK 0xffffffff
|
|
|
|
#define A5XX_CP_DRAW_INDX_INDIRECT_2_INDX_BASE_HI__SHIFT 0
|
|
|
|
static inline uint32_t A5XX_CP_DRAW_INDX_INDIRECT_2_INDX_BASE_HI(uint32_t val)
|
|
|
|
{
|
|
|
|
return ((val) << A5XX_CP_DRAW_INDX_INDIRECT_2_INDX_BASE_HI__SHIFT) & A5XX_CP_DRAW_INDX_INDIRECT_2_INDX_BASE_HI__MASK;
|
|
|
|
}
|
|
|
|
|
|
|
|
#define REG_A5XX_CP_DRAW_INDX_INDIRECT_INDX_BASE 0x00000001
|
|
|
|
|
|
|
|
#define REG_A5XX_CP_DRAW_INDX_INDIRECT_3 0x00000003
|
|
|
|
#define A5XX_CP_DRAW_INDX_INDIRECT_3_MAX_INDICES__MASK 0xffffffff
|
|
|
|
#define A5XX_CP_DRAW_INDX_INDIRECT_3_MAX_INDICES__SHIFT 0
|
|
|
|
static inline uint32_t A5XX_CP_DRAW_INDX_INDIRECT_3_MAX_INDICES(uint32_t val)
|
|
|
|
{
|
|
|
|
return ((val) << A5XX_CP_DRAW_INDX_INDIRECT_3_MAX_INDICES__SHIFT) & A5XX_CP_DRAW_INDX_INDIRECT_3_MAX_INDICES__MASK;
|
|
|
|
}
|
|
|
|
|
|
|
|
#define REG_A5XX_CP_DRAW_INDX_INDIRECT_4 0x00000004
|
|
|
|
#define A5XX_CP_DRAW_INDX_INDIRECT_4_INDIRECT_LO__MASK 0xffffffff
|
|
|
|
#define A5XX_CP_DRAW_INDX_INDIRECT_4_INDIRECT_LO__SHIFT 0
|
|
|
|
static inline uint32_t A5XX_CP_DRAW_INDX_INDIRECT_4_INDIRECT_LO(uint32_t val)
|
|
|
|
{
|
|
|
|
return ((val) << A5XX_CP_DRAW_INDX_INDIRECT_4_INDIRECT_LO__SHIFT) & A5XX_CP_DRAW_INDX_INDIRECT_4_INDIRECT_LO__MASK;
|
|
|
|
}
|
|
|
|
|
|
|
|
#define REG_A5XX_CP_DRAW_INDX_INDIRECT_5 0x00000005
|
|
|
|
#define A5XX_CP_DRAW_INDX_INDIRECT_5_INDIRECT_HI__MASK 0xffffffff
|
|
|
|
#define A5XX_CP_DRAW_INDX_INDIRECT_5_INDIRECT_HI__SHIFT 0
|
|
|
|
static inline uint32_t A5XX_CP_DRAW_INDX_INDIRECT_5_INDIRECT_HI(uint32_t val)
|
|
|
|
{
|
|
|
|
return ((val) << A5XX_CP_DRAW_INDX_INDIRECT_5_INDIRECT_HI__SHIFT) & A5XX_CP_DRAW_INDX_INDIRECT_5_INDIRECT_HI__MASK;
|
|
|
|
}
|
|
|
|
|
|
|
|
#define REG_A5XX_CP_DRAW_INDX_INDIRECT_INDIRECT 0x00000004
|
|
|
|
|
|
|
|
#define REG_A6XX_CP_DRAW_INDIRECT_MULTI_0 0x00000000
|
|
|
|
#define A6XX_CP_DRAW_INDIRECT_MULTI_0_PRIM_TYPE__MASK 0x0000003f
|
|
|
|
#define A6XX_CP_DRAW_INDIRECT_MULTI_0_PRIM_TYPE__SHIFT 0
|
|
|
|
static inline uint32_t A6XX_CP_DRAW_INDIRECT_MULTI_0_PRIM_TYPE(enum pc_di_primtype val)
|
|
|
|
{
|
|
|
|
return ((val) << A6XX_CP_DRAW_INDIRECT_MULTI_0_PRIM_TYPE__SHIFT) & A6XX_CP_DRAW_INDIRECT_MULTI_0_PRIM_TYPE__MASK;
|
|
|
|
}
|
|
|
|
#define A6XX_CP_DRAW_INDIRECT_MULTI_0_SOURCE_SELECT__MASK 0x000000c0
|
|
|
|
#define A6XX_CP_DRAW_INDIRECT_MULTI_0_SOURCE_SELECT__SHIFT 6
|
|
|
|
static inline uint32_t A6XX_CP_DRAW_INDIRECT_MULTI_0_SOURCE_SELECT(enum pc_di_src_sel val)
|
|
|
|
{
|
|
|
|
return ((val) << A6XX_CP_DRAW_INDIRECT_MULTI_0_SOURCE_SELECT__SHIFT) & A6XX_CP_DRAW_INDIRECT_MULTI_0_SOURCE_SELECT__MASK;
|
|
|
|
}
|
|
|
|
#define A6XX_CP_DRAW_INDIRECT_MULTI_0_VIS_CULL__MASK 0x00000300
|
|
|
|
#define A6XX_CP_DRAW_INDIRECT_MULTI_0_VIS_CULL__SHIFT 8
|
|
|
|
static inline uint32_t A6XX_CP_DRAW_INDIRECT_MULTI_0_VIS_CULL(enum pc_di_vis_cull_mode val)
|
|
|
|
{
|
|
|
|
return ((val) << A6XX_CP_DRAW_INDIRECT_MULTI_0_VIS_CULL__SHIFT) & A6XX_CP_DRAW_INDIRECT_MULTI_0_VIS_CULL__MASK;
|
|
|
|
}
|
|
|
|
#define A6XX_CP_DRAW_INDIRECT_MULTI_0_INDEX_SIZE__MASK 0x00000c00
|
|
|
|
#define A6XX_CP_DRAW_INDIRECT_MULTI_0_INDEX_SIZE__SHIFT 10
|
|
|
|
static inline uint32_t A6XX_CP_DRAW_INDIRECT_MULTI_0_INDEX_SIZE(enum a4xx_index_size val)
|
|
|
|
{
|
|
|
|
return ((val) << A6XX_CP_DRAW_INDIRECT_MULTI_0_INDEX_SIZE__SHIFT) & A6XX_CP_DRAW_INDIRECT_MULTI_0_INDEX_SIZE__MASK;
|
|
|
|
}
|
|
|
|
#define A6XX_CP_DRAW_INDIRECT_MULTI_0_PATCH_TYPE__MASK 0x00003000
|
|
|
|
#define A6XX_CP_DRAW_INDIRECT_MULTI_0_PATCH_TYPE__SHIFT 12
|
|
|
|
static inline uint32_t A6XX_CP_DRAW_INDIRECT_MULTI_0_PATCH_TYPE(enum a6xx_patch_type val)
|
|
|
|
{
|
|
|
|
return ((val) << A6XX_CP_DRAW_INDIRECT_MULTI_0_PATCH_TYPE__SHIFT) & A6XX_CP_DRAW_INDIRECT_MULTI_0_PATCH_TYPE__MASK;
|
|
|
|
}
|
|
|
|
#define A6XX_CP_DRAW_INDIRECT_MULTI_0_GS_ENABLE 0x00010000
|
|
|
|
#define A6XX_CP_DRAW_INDIRECT_MULTI_0_TESS_ENABLE 0x00020000
|
|
|
|
|
|
|
|
#define REG_A6XX_CP_DRAW_INDIRECT_MULTI_1 0x00000001
|
|
|
|
#define A6XX_CP_DRAW_INDIRECT_MULTI_1_OPCODE__MASK 0x0000000f
|
|
|
|
#define A6XX_CP_DRAW_INDIRECT_MULTI_1_OPCODE__SHIFT 0
|
|
|
|
static inline uint32_t A6XX_CP_DRAW_INDIRECT_MULTI_1_OPCODE(enum a6xx_draw_indirect_opcode val)
|
|
|
|
{
|
|
|
|
return ((val) << A6XX_CP_DRAW_INDIRECT_MULTI_1_OPCODE__SHIFT) & A6XX_CP_DRAW_INDIRECT_MULTI_1_OPCODE__MASK;
|
|
|
|
}
|
|
|
|
#define A6XX_CP_DRAW_INDIRECT_MULTI_1_DST_OFF__MASK 0x003fff00
|
|
|
|
#define A6XX_CP_DRAW_INDIRECT_MULTI_1_DST_OFF__SHIFT 8
|
|
|
|
static inline uint32_t A6XX_CP_DRAW_INDIRECT_MULTI_1_DST_OFF(uint32_t val)
|
|
|
|
{
|
|
|
|
return ((val) << A6XX_CP_DRAW_INDIRECT_MULTI_1_DST_OFF__SHIFT) & A6XX_CP_DRAW_INDIRECT_MULTI_1_DST_OFF__MASK;
|
|
|
|
}
|
|
|
|
|
|
|
|
#define REG_A6XX_CP_DRAW_INDIRECT_MULTI_DRAW_COUNT 0x00000002
|
|
|
|
|
|
|
|
|
|
|
|
#define REG_A6XX_CP_DRAW_INDIRECT_MULTI_INDIRECT 0x00000003
|
|
|
|
|
|
|
|
#define REG_A6XX_CP_DRAW_INDIRECT_MULTI_STRIDE 0x00000005
|
|
|
|
|
|
|
|
|
|
|
|
#define REG_CP_DRAW_INDIRECT_MULTI_INDEX_INDEXED 0x00000003
|
|
|
|
|
|
|
|
#define REG_CP_DRAW_INDIRECT_MULTI_MAX_INDICES_INDEXED 0x00000005
|
|
|
|
|
|
|
|
#define REG_CP_DRAW_INDIRECT_MULTI_INDIRECT_INDEXED 0x00000006
|
|
|
|
|
|
|
|
#define REG_CP_DRAW_INDIRECT_MULTI_STRIDE_INDEXED 0x00000008
|
|
|
|
|
|
|
|
|
|
|
|
#define REG_CP_DRAW_INDIRECT_MULTI_INDIRECT_INDIRECT 0x00000003
|
|
|
|
|
|
|
|
#define REG_CP_DRAW_INDIRECT_MULTI_INDIRECT_COUNT_INDIRECT 0x00000005
|
|
|
|
|
|
|
|
#define REG_CP_DRAW_INDIRECT_MULTI_STRIDE_INDIRECT 0x00000007
|
|
|
|
|
|
|
|
|
|
|
|
#define REG_CP_DRAW_INDIRECT_MULTI_INDEX_INDIRECT_INDEXED 0x00000003
|
|
|
|
|
|
|
|
#define REG_CP_DRAW_INDIRECT_MULTI_MAX_INDICES_INDIRECT_INDEXED 0x00000005
|
|
|
|
|
|
|
|
#define REG_CP_DRAW_INDIRECT_MULTI_INDIRECT_INDIRECT_INDEXED 0x00000006
|
|
|
|
|
|
|
|
#define REG_CP_DRAW_INDIRECT_MULTI_INDIRECT_COUNT_INDIRECT_INDEXED 0x00000008
|
|
|
|
|
|
|
|
#define REG_CP_DRAW_INDIRECT_MULTI_STRIDE_INDIRECT_INDEXED 0x0000000a
|
|
|
|
|
|
|
|
#define REG_CP_DRAW_PRED_ENABLE_GLOBAL_0 0x00000000
|
|
|
|
#define CP_DRAW_PRED_ENABLE_GLOBAL_0_ENABLE 0x00000001
|
|
|
|
|
|
|
|
#define REG_CP_DRAW_PRED_ENABLE_LOCAL_0 0x00000000
|
|
|
|
#define CP_DRAW_PRED_ENABLE_LOCAL_0_ENABLE 0x00000001
|
|
|
|
|
|
|
|
#define REG_CP_DRAW_PRED_SET_0 0x00000000
|
|
|
|
#define CP_DRAW_PRED_SET_0_SRC__MASK 0x000000f0
|
|
|
|
#define CP_DRAW_PRED_SET_0_SRC__SHIFT 4
|
|
|
|
static inline uint32_t CP_DRAW_PRED_SET_0_SRC(enum cp_draw_pred_src val)
|
|
|
|
{
|
|
|
|
return ((val) << CP_DRAW_PRED_SET_0_SRC__SHIFT) & CP_DRAW_PRED_SET_0_SRC__MASK;
|
|
|
|
}
|
|
|
|
#define CP_DRAW_PRED_SET_0_TEST__MASK 0x00000100
|
|
|
|
#define CP_DRAW_PRED_SET_0_TEST__SHIFT 8
|
|
|
|
static inline uint32_t CP_DRAW_PRED_SET_0_TEST(enum cp_draw_pred_test val)
|
|
|
|
{
|
|
|
|
return ((val) << CP_DRAW_PRED_SET_0_TEST__SHIFT) & CP_DRAW_PRED_SET_0_TEST__MASK;
|
|
|
|
}
|
|
|
|
|
|
|
|
#define REG_CP_DRAW_PRED_SET_MEM_ADDR 0x00000001
|
|
|
|
|
|
|
|
static inline uint32_t REG_CP_SET_DRAW_STATE_(uint32_t i0) { return 0x00000000 + 0x3*i0; }
|
|
|
|
|
|
|
|
static inline uint32_t REG_CP_SET_DRAW_STATE__0(uint32_t i0) { return 0x00000000 + 0x3*i0; }
|
|
|
|
#define CP_SET_DRAW_STATE__0_COUNT__MASK 0x0000ffff
|
|
|
|
#define CP_SET_DRAW_STATE__0_COUNT__SHIFT 0
|
|
|
|
static inline uint32_t CP_SET_DRAW_STATE__0_COUNT(uint32_t val)
|
|
|
|
{
|
|
|
|
return ((val) << CP_SET_DRAW_STATE__0_COUNT__SHIFT) & CP_SET_DRAW_STATE__0_COUNT__MASK;
|
|
|
|
}
|
|
|
|
#define CP_SET_DRAW_STATE__0_DIRTY 0x00010000
|
|
|
|
#define CP_SET_DRAW_STATE__0_DISABLE 0x00020000
|
|
|
|
#define CP_SET_DRAW_STATE__0_DISABLE_ALL_GROUPS 0x00040000
|
|
|
|
#define CP_SET_DRAW_STATE__0_LOAD_IMMED 0x00080000
|
|
|
|
#define CP_SET_DRAW_STATE__0_BINNING 0x00100000
|
|
|
|
#define CP_SET_DRAW_STATE__0_GMEM 0x00200000
|
|
|
|
#define CP_SET_DRAW_STATE__0_SYSMEM 0x00400000
|
|
|
|
#define CP_SET_DRAW_STATE__0_GROUP_ID__MASK 0x1f000000
|
|
|
|
#define CP_SET_DRAW_STATE__0_GROUP_ID__SHIFT 24
|
|
|
|
static inline uint32_t CP_SET_DRAW_STATE__0_GROUP_ID(uint32_t val)
|
|
|
|
{
|
|
|
|
return ((val) << CP_SET_DRAW_STATE__0_GROUP_ID__SHIFT) & CP_SET_DRAW_STATE__0_GROUP_ID__MASK;
|
|
|
|
}
|
|
|
|
|
|
|
|
static inline uint32_t REG_CP_SET_DRAW_STATE__1(uint32_t i0) { return 0x00000001 + 0x3*i0; }
|
|
|
|
#define CP_SET_DRAW_STATE__1_ADDR_LO__MASK 0xffffffff
|
|
|
|
#define CP_SET_DRAW_STATE__1_ADDR_LO__SHIFT 0
|
|
|
|
static inline uint32_t CP_SET_DRAW_STATE__1_ADDR_LO(uint32_t val)
|
|
|
|
{
|
|
|
|
return ((val) << CP_SET_DRAW_STATE__1_ADDR_LO__SHIFT) & CP_SET_DRAW_STATE__1_ADDR_LO__MASK;
|
|
|
|
}
|
|
|
|
|
|
|
|
static inline uint32_t REG_CP_SET_DRAW_STATE__2(uint32_t i0) { return 0x00000002 + 0x3*i0; }
|
|
|
|
#define CP_SET_DRAW_STATE__2_ADDR_HI__MASK 0xffffffff
|
|
|
|
#define CP_SET_DRAW_STATE__2_ADDR_HI__SHIFT 0
|
|
|
|
static inline uint32_t CP_SET_DRAW_STATE__2_ADDR_HI(uint32_t val)
|
|
|
|
{
|
|
|
|
return ((val) << CP_SET_DRAW_STATE__2_ADDR_HI__SHIFT) & CP_SET_DRAW_STATE__2_ADDR_HI__MASK;
|
|
|
|
}
|
|
|
|
|
|
|
|
#define REG_CP_SET_BIN_0 0x00000000
|
|
|
|
|
|
|
|
#define REG_CP_SET_BIN_1 0x00000001
|
|
|
|
#define CP_SET_BIN_1_X1__MASK 0x0000ffff
|
|
|
|
#define CP_SET_BIN_1_X1__SHIFT 0
|
|
|
|
static inline uint32_t CP_SET_BIN_1_X1(uint32_t val)
|
|
|
|
{
|
|
|
|
return ((val) << CP_SET_BIN_1_X1__SHIFT) & CP_SET_BIN_1_X1__MASK;
|
|
|
|
}
|
|
|
|
#define CP_SET_BIN_1_Y1__MASK 0xffff0000
|
|
|
|
#define CP_SET_BIN_1_Y1__SHIFT 16
|
|
|
|
static inline uint32_t CP_SET_BIN_1_Y1(uint32_t val)
|
|
|
|
{
|
|
|
|
return ((val) << CP_SET_BIN_1_Y1__SHIFT) & CP_SET_BIN_1_Y1__MASK;
|
|
|
|
}
|
|
|
|
|
|
|
|
#define REG_CP_SET_BIN_2 0x00000002
|
|
|
|
#define CP_SET_BIN_2_X2__MASK 0x0000ffff
|
|
|
|
#define CP_SET_BIN_2_X2__SHIFT 0
|
|
|
|
static inline uint32_t CP_SET_BIN_2_X2(uint32_t val)
|
|
|
|
{
|
|
|
|
return ((val) << CP_SET_BIN_2_X2__SHIFT) & CP_SET_BIN_2_X2__MASK;
|
|
|
|
}
|
|
|
|
#define CP_SET_BIN_2_Y2__MASK 0xffff0000
|
|
|
|
#define CP_SET_BIN_2_Y2__SHIFT 16
|
|
|
|
static inline uint32_t CP_SET_BIN_2_Y2(uint32_t val)
|
|
|
|
{
|
|
|
|
return ((val) << CP_SET_BIN_2_Y2__SHIFT) & CP_SET_BIN_2_Y2__MASK;
|
|
|
|
}
|
|
|
|
|
|
|
|
#define REG_CP_SET_BIN_DATA_0 0x00000000
|
|
|
|
#define CP_SET_BIN_DATA_0_BIN_DATA_ADDR__MASK 0xffffffff
|
|
|
|
#define CP_SET_BIN_DATA_0_BIN_DATA_ADDR__SHIFT 0
|
|
|
|
static inline uint32_t CP_SET_BIN_DATA_0_BIN_DATA_ADDR(uint32_t val)
|
|
|
|
{
|
|
|
|
return ((val) << CP_SET_BIN_DATA_0_BIN_DATA_ADDR__SHIFT) & CP_SET_BIN_DATA_0_BIN_DATA_ADDR__MASK;
|
|
|
|
}
|
|
|
|
|
|
|
|
#define REG_CP_SET_BIN_DATA_1 0x00000001
|
|
|
|
#define CP_SET_BIN_DATA_1_BIN_SIZE_ADDRESS__MASK 0xffffffff
|
|
|
|
#define CP_SET_BIN_DATA_1_BIN_SIZE_ADDRESS__SHIFT 0
|
|
|
|
static inline uint32_t CP_SET_BIN_DATA_1_BIN_SIZE_ADDRESS(uint32_t val)
|
|
|
|
{
|
|
|
|
return ((val) << CP_SET_BIN_DATA_1_BIN_SIZE_ADDRESS__SHIFT) & CP_SET_BIN_DATA_1_BIN_SIZE_ADDRESS__MASK;
|
|
|
|
}
|
|
|
|
|
|
|
|
#define REG_CP_SET_BIN_DATA5_0 0x00000000
|
|
|
|
#define CP_SET_BIN_DATA5_0_VSC_SIZE__MASK 0x003f0000
|
|
|
|
#define CP_SET_BIN_DATA5_0_VSC_SIZE__SHIFT 16
|
|
|
|
static inline uint32_t CP_SET_BIN_DATA5_0_VSC_SIZE(uint32_t val)
|
|
|
|
{
|
|
|
|
return ((val) << CP_SET_BIN_DATA5_0_VSC_SIZE__SHIFT) & CP_SET_BIN_DATA5_0_VSC_SIZE__MASK;
|
|
|
|
}
|
|
|
|
#define CP_SET_BIN_DATA5_0_VSC_N__MASK 0x07c00000
|
|
|
|
#define CP_SET_BIN_DATA5_0_VSC_N__SHIFT 22
|
|
|
|
static inline uint32_t CP_SET_BIN_DATA5_0_VSC_N(uint32_t val)
|
|
|
|
{
|
|
|
|
return ((val) << CP_SET_BIN_DATA5_0_VSC_N__SHIFT) & CP_SET_BIN_DATA5_0_VSC_N__MASK;
|
|
|
|
}
|
|
|
|
|
|
|
|
#define REG_CP_SET_BIN_DATA5_1 0x00000001
|
|
|
|
#define CP_SET_BIN_DATA5_1_BIN_DATA_ADDR_LO__MASK 0xffffffff
|
|
|
|
#define CP_SET_BIN_DATA5_1_BIN_DATA_ADDR_LO__SHIFT 0
|
|
|
|
static inline uint32_t CP_SET_BIN_DATA5_1_BIN_DATA_ADDR_LO(uint32_t val)
|
|
|
|
{
|
|
|
|
return ((val) << CP_SET_BIN_DATA5_1_BIN_DATA_ADDR_LO__SHIFT) & CP_SET_BIN_DATA5_1_BIN_DATA_ADDR_LO__MASK;
|
|
|
|
}
|
|
|
|
|
|
|
|
#define REG_CP_SET_BIN_DATA5_2 0x00000002
|
|
|
|
#define CP_SET_BIN_DATA5_2_BIN_DATA_ADDR_HI__MASK 0xffffffff
|
|
|
|
#define CP_SET_BIN_DATA5_2_BIN_DATA_ADDR_HI__SHIFT 0
|
|
|
|
static inline uint32_t CP_SET_BIN_DATA5_2_BIN_DATA_ADDR_HI(uint32_t val)
|
|
|
|
{
|
|
|
|
return ((val) << CP_SET_BIN_DATA5_2_BIN_DATA_ADDR_HI__SHIFT) & CP_SET_BIN_DATA5_2_BIN_DATA_ADDR_HI__MASK;
|
|
|
|
}
|
|
|
|
|
|
|
|
#define REG_CP_SET_BIN_DATA5_3 0x00000003
|
|
|
|
#define CP_SET_BIN_DATA5_3_BIN_SIZE_ADDRESS_LO__MASK 0xffffffff
|
|
|
|
#define CP_SET_BIN_DATA5_3_BIN_SIZE_ADDRESS_LO__SHIFT 0
|
|
|
|
static inline uint32_t CP_SET_BIN_DATA5_3_BIN_SIZE_ADDRESS_LO(uint32_t val)
|
|
|
|
{
|
|
|
|
return ((val) << CP_SET_BIN_DATA5_3_BIN_SIZE_ADDRESS_LO__SHIFT) & CP_SET_BIN_DATA5_3_BIN_SIZE_ADDRESS_LO__MASK;
|
|
|
|
}
|
|
|
|
|
|
|
|
#define REG_CP_SET_BIN_DATA5_4 0x00000004
|
|
|
|
#define CP_SET_BIN_DATA5_4_BIN_SIZE_ADDRESS_HI__MASK 0xffffffff
|
|
|
|
#define CP_SET_BIN_DATA5_4_BIN_SIZE_ADDRESS_HI__SHIFT 0
|
|
|
|
static inline uint32_t CP_SET_BIN_DATA5_4_BIN_SIZE_ADDRESS_HI(uint32_t val)
|
|
|
|
{
|
|
|
|
return ((val) << CP_SET_BIN_DATA5_4_BIN_SIZE_ADDRESS_HI__SHIFT) & CP_SET_BIN_DATA5_4_BIN_SIZE_ADDRESS_HI__MASK;
|
|
|
|
}
|
|
|
|
|
|
|
|
#define REG_CP_SET_BIN_DATA5_5 0x00000005
|
|
|
|
#define CP_SET_BIN_DATA5_5_BIN_PRIM_STRM_LO__MASK 0xffffffff
|
|
|
|
#define CP_SET_BIN_DATA5_5_BIN_PRIM_STRM_LO__SHIFT 0
|
|
|
|
static inline uint32_t CP_SET_BIN_DATA5_5_BIN_PRIM_STRM_LO(uint32_t val)
|
|
|
|
{
|
|
|
|
return ((val) << CP_SET_BIN_DATA5_5_BIN_PRIM_STRM_LO__SHIFT) & CP_SET_BIN_DATA5_5_BIN_PRIM_STRM_LO__MASK;
|
|
|
|
}
|
|
|
|
|
|
|
|
#define REG_CP_SET_BIN_DATA5_6 0x00000006
|
|
|
|
#define CP_SET_BIN_DATA5_6_BIN_PRIM_STRM_HI__MASK 0xffffffff
|
|
|
|
#define CP_SET_BIN_DATA5_6_BIN_PRIM_STRM_HI__SHIFT 0
|
|
|
|
static inline uint32_t CP_SET_BIN_DATA5_6_BIN_PRIM_STRM_HI(uint32_t val)
|
|
|
|
{
|
|
|
|
return ((val) << CP_SET_BIN_DATA5_6_BIN_PRIM_STRM_HI__SHIFT) & CP_SET_BIN_DATA5_6_BIN_PRIM_STRM_HI__MASK;
|
|
|
|
}
|
|
|
|
|
2023-10-24 12:59:35 +02:00
|
|
|
#define REG_CP_SET_BIN_DATA5_7 0x00000007
|
|
|
|
|
|
|
|
#define REG_CP_SET_BIN_DATA5_9 0x00000009
|
|
|
|
|
2023-08-30 17:31:07 +02:00
|
|
|
#define REG_CP_SET_BIN_DATA5_OFFSET_0 0x00000000
|
|
|
|
#define CP_SET_BIN_DATA5_OFFSET_0_VSC_SIZE__MASK 0x003f0000
|
|
|
|
#define CP_SET_BIN_DATA5_OFFSET_0_VSC_SIZE__SHIFT 16
|
|
|
|
static inline uint32_t CP_SET_BIN_DATA5_OFFSET_0_VSC_SIZE(uint32_t val)
|
|
|
|
{
|
|
|
|
return ((val) << CP_SET_BIN_DATA5_OFFSET_0_VSC_SIZE__SHIFT) & CP_SET_BIN_DATA5_OFFSET_0_VSC_SIZE__MASK;
|
|
|
|
}
|
|
|
|
#define CP_SET_BIN_DATA5_OFFSET_0_VSC_N__MASK 0x07c00000
|
|
|
|
#define CP_SET_BIN_DATA5_OFFSET_0_VSC_N__SHIFT 22
|
|
|
|
static inline uint32_t CP_SET_BIN_DATA5_OFFSET_0_VSC_N(uint32_t val)
|
|
|
|
{
|
|
|
|
return ((val) << CP_SET_BIN_DATA5_OFFSET_0_VSC_N__SHIFT) & CP_SET_BIN_DATA5_OFFSET_0_VSC_N__MASK;
|
|
|
|
}
|
|
|
|
|
|
|
|
#define REG_CP_SET_BIN_DATA5_OFFSET_1 0x00000001
|
|
|
|
#define CP_SET_BIN_DATA5_OFFSET_1_BIN_DATA_OFFSET__MASK 0xffffffff
|
|
|
|
#define CP_SET_BIN_DATA5_OFFSET_1_BIN_DATA_OFFSET__SHIFT 0
|
|
|
|
static inline uint32_t CP_SET_BIN_DATA5_OFFSET_1_BIN_DATA_OFFSET(uint32_t val)
|
|
|
|
{
|
|
|
|
return ((val) << CP_SET_BIN_DATA5_OFFSET_1_BIN_DATA_OFFSET__SHIFT) & CP_SET_BIN_DATA5_OFFSET_1_BIN_DATA_OFFSET__MASK;
|
|
|
|
}
|
|
|
|
|
|
|
|
#define REG_CP_SET_BIN_DATA5_OFFSET_2 0x00000002
|
|
|
|
#define CP_SET_BIN_DATA5_OFFSET_2_BIN_SIZE_OFFSET__MASK 0xffffffff
|
|
|
|
#define CP_SET_BIN_DATA5_OFFSET_2_BIN_SIZE_OFFSET__SHIFT 0
|
|
|
|
static inline uint32_t CP_SET_BIN_DATA5_OFFSET_2_BIN_SIZE_OFFSET(uint32_t val)
|
|
|
|
{
|
|
|
|
return ((val) << CP_SET_BIN_DATA5_OFFSET_2_BIN_SIZE_OFFSET__SHIFT) & CP_SET_BIN_DATA5_OFFSET_2_BIN_SIZE_OFFSET__MASK;
|
|
|
|
}
|
|
|
|
|
|
|
|
#define REG_CP_SET_BIN_DATA5_OFFSET_3 0x00000003
|
|
|
|
#define CP_SET_BIN_DATA5_OFFSET_3_BIN_DATA2_OFFSET__MASK 0xffffffff
|
|
|
|
#define CP_SET_BIN_DATA5_OFFSET_3_BIN_DATA2_OFFSET__SHIFT 0
|
|
|
|
static inline uint32_t CP_SET_BIN_DATA5_OFFSET_3_BIN_DATA2_OFFSET(uint32_t val)
|
|
|
|
{
|
|
|
|
return ((val) << CP_SET_BIN_DATA5_OFFSET_3_BIN_DATA2_OFFSET__SHIFT) & CP_SET_BIN_DATA5_OFFSET_3_BIN_DATA2_OFFSET__MASK;
|
|
|
|
}
|
|
|
|
|
|
|
|
#define REG_CP_REG_RMW_0 0x00000000
|
|
|
|
#define CP_REG_RMW_0_DST_REG__MASK 0x0003ffff
|
|
|
|
#define CP_REG_RMW_0_DST_REG__SHIFT 0
|
|
|
|
static inline uint32_t CP_REG_RMW_0_DST_REG(uint32_t val)
|
|
|
|
{
|
|
|
|
return ((val) << CP_REG_RMW_0_DST_REG__SHIFT) & CP_REG_RMW_0_DST_REG__MASK;
|
|
|
|
}
|
|
|
|
#define CP_REG_RMW_0_ROTATE__MASK 0x1f000000
|
|
|
|
#define CP_REG_RMW_0_ROTATE__SHIFT 24
|
|
|
|
static inline uint32_t CP_REG_RMW_0_ROTATE(uint32_t val)
|
|
|
|
{
|
|
|
|
return ((val) << CP_REG_RMW_0_ROTATE__SHIFT) & CP_REG_RMW_0_ROTATE__MASK;
|
|
|
|
}
|
|
|
|
#define CP_REG_RMW_0_SRC1_ADD 0x20000000
|
|
|
|
#define CP_REG_RMW_0_SRC1_IS_REG 0x40000000
|
|
|
|
#define CP_REG_RMW_0_SRC0_IS_REG 0x80000000
|
|
|
|
|
|
|
|
#define REG_CP_REG_RMW_1 0x00000001
|
|
|
|
#define CP_REG_RMW_1_SRC0__MASK 0xffffffff
|
|
|
|
#define CP_REG_RMW_1_SRC0__SHIFT 0
|
|
|
|
static inline uint32_t CP_REG_RMW_1_SRC0(uint32_t val)
|
|
|
|
{
|
|
|
|
return ((val) << CP_REG_RMW_1_SRC0__SHIFT) & CP_REG_RMW_1_SRC0__MASK;
|
|
|
|
}
|
|
|
|
|
|
|
|
#define REG_CP_REG_RMW_2 0x00000002
|
|
|
|
#define CP_REG_RMW_2_SRC1__MASK 0xffffffff
|
|
|
|
#define CP_REG_RMW_2_SRC1__SHIFT 0
|
|
|
|
static inline uint32_t CP_REG_RMW_2_SRC1(uint32_t val)
|
|
|
|
{
|
|
|
|
return ((val) << CP_REG_RMW_2_SRC1__SHIFT) & CP_REG_RMW_2_SRC1__MASK;
|
|
|
|
}
|
|
|
|
|
|
|
|
#define REG_CP_REG_TO_MEM_0 0x00000000
|
|
|
|
#define CP_REG_TO_MEM_0_REG__MASK 0x0003ffff
|
|
|
|
#define CP_REG_TO_MEM_0_REG__SHIFT 0
|
|
|
|
static inline uint32_t CP_REG_TO_MEM_0_REG(uint32_t val)
|
|
|
|
{
|
|
|
|
return ((val) << CP_REG_TO_MEM_0_REG__SHIFT) & CP_REG_TO_MEM_0_REG__MASK;
|
|
|
|
}
|
|
|
|
#define CP_REG_TO_MEM_0_CNT__MASK 0x3ffc0000
|
|
|
|
#define CP_REG_TO_MEM_0_CNT__SHIFT 18
|
|
|
|
static inline uint32_t CP_REG_TO_MEM_0_CNT(uint32_t val)
|
|
|
|
{
|
|
|
|
return ((val) << CP_REG_TO_MEM_0_CNT__SHIFT) & CP_REG_TO_MEM_0_CNT__MASK;
|
|
|
|
}
|
|
|
|
#define CP_REG_TO_MEM_0_64B 0x40000000
|
|
|
|
#define CP_REG_TO_MEM_0_ACCUMULATE 0x80000000
|
|
|
|
|
|
|
|
#define REG_CP_REG_TO_MEM_1 0x00000001
|
|
|
|
#define CP_REG_TO_MEM_1_DEST__MASK 0xffffffff
|
|
|
|
#define CP_REG_TO_MEM_1_DEST__SHIFT 0
|
|
|
|
static inline uint32_t CP_REG_TO_MEM_1_DEST(uint32_t val)
|
|
|
|
{
|
|
|
|
return ((val) << CP_REG_TO_MEM_1_DEST__SHIFT) & CP_REG_TO_MEM_1_DEST__MASK;
|
|
|
|
}
|
|
|
|
|
|
|
|
#define REG_CP_REG_TO_MEM_2 0x00000002
|
|
|
|
#define CP_REG_TO_MEM_2_DEST_HI__MASK 0xffffffff
|
|
|
|
#define CP_REG_TO_MEM_2_DEST_HI__SHIFT 0
|
|
|
|
static inline uint32_t CP_REG_TO_MEM_2_DEST_HI(uint32_t val)
|
|
|
|
{
|
|
|
|
return ((val) << CP_REG_TO_MEM_2_DEST_HI__SHIFT) & CP_REG_TO_MEM_2_DEST_HI__MASK;
|
|
|
|
}
|
|
|
|
|
|
|
|
#define REG_CP_REG_TO_MEM_OFFSET_REG_0 0x00000000
|
|
|
|
#define CP_REG_TO_MEM_OFFSET_REG_0_REG__MASK 0x0003ffff
|
|
|
|
#define CP_REG_TO_MEM_OFFSET_REG_0_REG__SHIFT 0
|
|
|
|
static inline uint32_t CP_REG_TO_MEM_OFFSET_REG_0_REG(uint32_t val)
|
|
|
|
{
|
|
|
|
return ((val) << CP_REG_TO_MEM_OFFSET_REG_0_REG__SHIFT) & CP_REG_TO_MEM_OFFSET_REG_0_REG__MASK;
|
|
|
|
}
|
|
|
|
#define CP_REG_TO_MEM_OFFSET_REG_0_CNT__MASK 0x3ffc0000
|
|
|
|
#define CP_REG_TO_MEM_OFFSET_REG_0_CNT__SHIFT 18
|
|
|
|
static inline uint32_t CP_REG_TO_MEM_OFFSET_REG_0_CNT(uint32_t val)
|
|
|
|
{
|
|
|
|
return ((val) << CP_REG_TO_MEM_OFFSET_REG_0_CNT__SHIFT) & CP_REG_TO_MEM_OFFSET_REG_0_CNT__MASK;
|
|
|
|
}
|
|
|
|
#define CP_REG_TO_MEM_OFFSET_REG_0_64B 0x40000000
|
|
|
|
#define CP_REG_TO_MEM_OFFSET_REG_0_ACCUMULATE 0x80000000
|
|
|
|
|
|
|
|
#define REG_CP_REG_TO_MEM_OFFSET_REG_1 0x00000001
|
|
|
|
#define CP_REG_TO_MEM_OFFSET_REG_1_DEST__MASK 0xffffffff
|
|
|
|
#define CP_REG_TO_MEM_OFFSET_REG_1_DEST__SHIFT 0
|
|
|
|
static inline uint32_t CP_REG_TO_MEM_OFFSET_REG_1_DEST(uint32_t val)
|
|
|
|
{
|
|
|
|
return ((val) << CP_REG_TO_MEM_OFFSET_REG_1_DEST__SHIFT) & CP_REG_TO_MEM_OFFSET_REG_1_DEST__MASK;
|
|
|
|
}
|
|
|
|
|
|
|
|
#define REG_CP_REG_TO_MEM_OFFSET_REG_2 0x00000002
|
|
|
|
#define CP_REG_TO_MEM_OFFSET_REG_2_DEST_HI__MASK 0xffffffff
|
|
|
|
#define CP_REG_TO_MEM_OFFSET_REG_2_DEST_HI__SHIFT 0
|
|
|
|
static inline uint32_t CP_REG_TO_MEM_OFFSET_REG_2_DEST_HI(uint32_t val)
|
|
|
|
{
|
|
|
|
return ((val) << CP_REG_TO_MEM_OFFSET_REG_2_DEST_HI__SHIFT) & CP_REG_TO_MEM_OFFSET_REG_2_DEST_HI__MASK;
|
|
|
|
}
|
|
|
|
|
|
|
|
#define REG_CP_REG_TO_MEM_OFFSET_REG_3 0x00000003
|
|
|
|
#define CP_REG_TO_MEM_OFFSET_REG_3_OFFSET0__MASK 0x0003ffff
|
|
|
|
#define CP_REG_TO_MEM_OFFSET_REG_3_OFFSET0__SHIFT 0
|
|
|
|
static inline uint32_t CP_REG_TO_MEM_OFFSET_REG_3_OFFSET0(uint32_t val)
|
|
|
|
{
|
|
|
|
return ((val) << CP_REG_TO_MEM_OFFSET_REG_3_OFFSET0__SHIFT) & CP_REG_TO_MEM_OFFSET_REG_3_OFFSET0__MASK;
|
|
|
|
}
|
|
|
|
#define CP_REG_TO_MEM_OFFSET_REG_3_OFFSET0_SCRATCH 0x00080000
|
|
|
|
|
|
|
|
#define REG_CP_REG_TO_MEM_OFFSET_MEM_0 0x00000000
|
|
|
|
#define CP_REG_TO_MEM_OFFSET_MEM_0_REG__MASK 0x0003ffff
|
|
|
|
#define CP_REG_TO_MEM_OFFSET_MEM_0_REG__SHIFT 0
|
|
|
|
static inline uint32_t CP_REG_TO_MEM_OFFSET_MEM_0_REG(uint32_t val)
|
|
|
|
{
|
|
|
|
return ((val) << CP_REG_TO_MEM_OFFSET_MEM_0_REG__SHIFT) & CP_REG_TO_MEM_OFFSET_MEM_0_REG__MASK;
|
|
|
|
}
|
|
|
|
#define CP_REG_TO_MEM_OFFSET_MEM_0_CNT__MASK 0x3ffc0000
|
|
|
|
#define CP_REG_TO_MEM_OFFSET_MEM_0_CNT__SHIFT 18
|
|
|
|
static inline uint32_t CP_REG_TO_MEM_OFFSET_MEM_0_CNT(uint32_t val)
|
|
|
|
{
|
|
|
|
return ((val) << CP_REG_TO_MEM_OFFSET_MEM_0_CNT__SHIFT) & CP_REG_TO_MEM_OFFSET_MEM_0_CNT__MASK;
|
|
|
|
}
|
|
|
|
#define CP_REG_TO_MEM_OFFSET_MEM_0_64B 0x40000000
|
|
|
|
#define CP_REG_TO_MEM_OFFSET_MEM_0_ACCUMULATE 0x80000000
|
|
|
|
|
|
|
|
#define REG_CP_REG_TO_MEM_OFFSET_MEM_1 0x00000001
|
|
|
|
#define CP_REG_TO_MEM_OFFSET_MEM_1_DEST__MASK 0xffffffff
|
|
|
|
#define CP_REG_TO_MEM_OFFSET_MEM_1_DEST__SHIFT 0
|
|
|
|
static inline uint32_t CP_REG_TO_MEM_OFFSET_MEM_1_DEST(uint32_t val)
|
|
|
|
{
|
|
|
|
return ((val) << CP_REG_TO_MEM_OFFSET_MEM_1_DEST__SHIFT) & CP_REG_TO_MEM_OFFSET_MEM_1_DEST__MASK;
|
|
|
|
}
|
|
|
|
|
|
|
|
#define REG_CP_REG_TO_MEM_OFFSET_MEM_2 0x00000002
|
|
|
|
#define CP_REG_TO_MEM_OFFSET_MEM_2_DEST_HI__MASK 0xffffffff
|
|
|
|
#define CP_REG_TO_MEM_OFFSET_MEM_2_DEST_HI__SHIFT 0
|
|
|
|
static inline uint32_t CP_REG_TO_MEM_OFFSET_MEM_2_DEST_HI(uint32_t val)
|
|
|
|
{
|
|
|
|
return ((val) << CP_REG_TO_MEM_OFFSET_MEM_2_DEST_HI__SHIFT) & CP_REG_TO_MEM_OFFSET_MEM_2_DEST_HI__MASK;
|
|
|
|
}
|
|
|
|
|
|
|
|
#define REG_CP_REG_TO_MEM_OFFSET_MEM_3 0x00000003
|
|
|
|
#define CP_REG_TO_MEM_OFFSET_MEM_3_OFFSET_LO__MASK 0xffffffff
|
|
|
|
#define CP_REG_TO_MEM_OFFSET_MEM_3_OFFSET_LO__SHIFT 0
|
|
|
|
static inline uint32_t CP_REG_TO_MEM_OFFSET_MEM_3_OFFSET_LO(uint32_t val)
|
|
|
|
{
|
|
|
|
return ((val) << CP_REG_TO_MEM_OFFSET_MEM_3_OFFSET_LO__SHIFT) & CP_REG_TO_MEM_OFFSET_MEM_3_OFFSET_LO__MASK;
|
|
|
|
}
|
|
|
|
|
|
|
|
#define REG_CP_REG_TO_MEM_OFFSET_MEM_4 0x00000004
|
|
|
|
#define CP_REG_TO_MEM_OFFSET_MEM_4_OFFSET_HI__MASK 0xffffffff
|
|
|
|
#define CP_REG_TO_MEM_OFFSET_MEM_4_OFFSET_HI__SHIFT 0
|
|
|
|
static inline uint32_t CP_REG_TO_MEM_OFFSET_MEM_4_OFFSET_HI(uint32_t val)
|
|
|
|
{
|
|
|
|
return ((val) << CP_REG_TO_MEM_OFFSET_MEM_4_OFFSET_HI__SHIFT) & CP_REG_TO_MEM_OFFSET_MEM_4_OFFSET_HI__MASK;
|
|
|
|
}
|
|
|
|
|
|
|
|
#define REG_CP_MEM_TO_REG_0 0x00000000
|
|
|
|
#define CP_MEM_TO_REG_0_REG__MASK 0x0003ffff
|
|
|
|
#define CP_MEM_TO_REG_0_REG__SHIFT 0
|
|
|
|
static inline uint32_t CP_MEM_TO_REG_0_REG(uint32_t val)
|
|
|
|
{
|
|
|
|
return ((val) << CP_MEM_TO_REG_0_REG__SHIFT) & CP_MEM_TO_REG_0_REG__MASK;
|
|
|
|
}
|
|
|
|
#define CP_MEM_TO_REG_0_CNT__MASK 0x3ff80000
|
|
|
|
#define CP_MEM_TO_REG_0_CNT__SHIFT 19
|
|
|
|
static inline uint32_t CP_MEM_TO_REG_0_CNT(uint32_t val)
|
|
|
|
{
|
|
|
|
return ((val) << CP_MEM_TO_REG_0_CNT__SHIFT) & CP_MEM_TO_REG_0_CNT__MASK;
|
|
|
|
}
|
|
|
|
#define CP_MEM_TO_REG_0_SHIFT_BY_2 0x40000000
|
|
|
|
#define CP_MEM_TO_REG_0_UNK31 0x80000000
|
|
|
|
|
|
|
|
#define REG_CP_MEM_TO_REG_1 0x00000001
|
|
|
|
#define CP_MEM_TO_REG_1_SRC__MASK 0xffffffff
|
|
|
|
#define CP_MEM_TO_REG_1_SRC__SHIFT 0
|
|
|
|
static inline uint32_t CP_MEM_TO_REG_1_SRC(uint32_t val)
|
|
|
|
{
|
|
|
|
return ((val) << CP_MEM_TO_REG_1_SRC__SHIFT) & CP_MEM_TO_REG_1_SRC__MASK;
|
|
|
|
}
|
|
|
|
|
|
|
|
#define REG_CP_MEM_TO_REG_2 0x00000002
|
|
|
|
#define CP_MEM_TO_REG_2_SRC_HI__MASK 0xffffffff
|
|
|
|
#define CP_MEM_TO_REG_2_SRC_HI__SHIFT 0
|
|
|
|
static inline uint32_t CP_MEM_TO_REG_2_SRC_HI(uint32_t val)
|
|
|
|
{
|
|
|
|
return ((val) << CP_MEM_TO_REG_2_SRC_HI__SHIFT) & CP_MEM_TO_REG_2_SRC_HI__MASK;
|
|
|
|
}
|
|
|
|
|
|
|
|
#define REG_CP_MEM_TO_MEM_0 0x00000000
|
|
|
|
#define CP_MEM_TO_MEM_0_NEG_A 0x00000001
|
|
|
|
#define CP_MEM_TO_MEM_0_NEG_B 0x00000002
|
|
|
|
#define CP_MEM_TO_MEM_0_NEG_C 0x00000004
|
|
|
|
#define CP_MEM_TO_MEM_0_DOUBLE 0x20000000
|
|
|
|
#define CP_MEM_TO_MEM_0_WAIT_FOR_MEM_WRITES 0x40000000
|
|
|
|
#define CP_MEM_TO_MEM_0_UNK31 0x80000000
|
|
|
|
|
|
|
|
#define REG_CP_MEMCPY_0 0x00000000
|
|
|
|
#define CP_MEMCPY_0_DWORDS__MASK 0xffffffff
|
|
|
|
#define CP_MEMCPY_0_DWORDS__SHIFT 0
|
|
|
|
static inline uint32_t CP_MEMCPY_0_DWORDS(uint32_t val)
|
|
|
|
{
|
|
|
|
return ((val) << CP_MEMCPY_0_DWORDS__SHIFT) & CP_MEMCPY_0_DWORDS__MASK;
|
|
|
|
}
|
|
|
|
|
|
|
|
#define REG_CP_MEMCPY_1 0x00000001
|
|
|
|
#define CP_MEMCPY_1_SRC_LO__MASK 0xffffffff
|
|
|
|
#define CP_MEMCPY_1_SRC_LO__SHIFT 0
|
|
|
|
static inline uint32_t CP_MEMCPY_1_SRC_LO(uint32_t val)
|
|
|
|
{
|
|
|
|
return ((val) << CP_MEMCPY_1_SRC_LO__SHIFT) & CP_MEMCPY_1_SRC_LO__MASK;
|
|
|
|
}
|
|
|
|
|
|
|
|
#define REG_CP_MEMCPY_2 0x00000002
|
|
|
|
#define CP_MEMCPY_2_SRC_HI__MASK 0xffffffff
|
|
|
|
#define CP_MEMCPY_2_SRC_HI__SHIFT 0
|
|
|
|
static inline uint32_t CP_MEMCPY_2_SRC_HI(uint32_t val)
|
|
|
|
{
|
|
|
|
return ((val) << CP_MEMCPY_2_SRC_HI__SHIFT) & CP_MEMCPY_2_SRC_HI__MASK;
|
|
|
|
}
|
|
|
|
|
|
|
|
#define REG_CP_MEMCPY_3 0x00000003
|
|
|
|
#define CP_MEMCPY_3_DST_LO__MASK 0xffffffff
|
|
|
|
#define CP_MEMCPY_3_DST_LO__SHIFT 0
|
|
|
|
static inline uint32_t CP_MEMCPY_3_DST_LO(uint32_t val)
|
|
|
|
{
|
|
|
|
return ((val) << CP_MEMCPY_3_DST_LO__SHIFT) & CP_MEMCPY_3_DST_LO__MASK;
|
|
|
|
}
|
|
|
|
|
|
|
|
#define REG_CP_MEMCPY_4 0x00000004
|
|
|
|
#define CP_MEMCPY_4_DST_HI__MASK 0xffffffff
|
|
|
|
#define CP_MEMCPY_4_DST_HI__SHIFT 0
|
|
|
|
static inline uint32_t CP_MEMCPY_4_DST_HI(uint32_t val)
|
|
|
|
{
|
|
|
|
return ((val) << CP_MEMCPY_4_DST_HI__SHIFT) & CP_MEMCPY_4_DST_HI__MASK;
|
|
|
|
}
|
|
|
|
|
|
|
|
#define REG_CP_REG_TO_SCRATCH_0 0x00000000
|
|
|
|
#define CP_REG_TO_SCRATCH_0_REG__MASK 0x0003ffff
|
|
|
|
#define CP_REG_TO_SCRATCH_0_REG__SHIFT 0
|
|
|
|
static inline uint32_t CP_REG_TO_SCRATCH_0_REG(uint32_t val)
|
|
|
|
{
|
|
|
|
return ((val) << CP_REG_TO_SCRATCH_0_REG__SHIFT) & CP_REG_TO_SCRATCH_0_REG__MASK;
|
|
|
|
}
|
|
|
|
#define CP_REG_TO_SCRATCH_0_SCRATCH__MASK 0x00700000
|
|
|
|
#define CP_REG_TO_SCRATCH_0_SCRATCH__SHIFT 20
|
|
|
|
static inline uint32_t CP_REG_TO_SCRATCH_0_SCRATCH(uint32_t val)
|
|
|
|
{
|
|
|
|
return ((val) << CP_REG_TO_SCRATCH_0_SCRATCH__SHIFT) & CP_REG_TO_SCRATCH_0_SCRATCH__MASK;
|
|
|
|
}
|
|
|
|
#define CP_REG_TO_SCRATCH_0_CNT__MASK 0x07000000
|
|
|
|
#define CP_REG_TO_SCRATCH_0_CNT__SHIFT 24
|
|
|
|
static inline uint32_t CP_REG_TO_SCRATCH_0_CNT(uint32_t val)
|
|
|
|
{
|
|
|
|
return ((val) << CP_REG_TO_SCRATCH_0_CNT__SHIFT) & CP_REG_TO_SCRATCH_0_CNT__MASK;
|
|
|
|
}
|
|
|
|
|
|
|
|
#define REG_CP_SCRATCH_TO_REG_0 0x00000000
|
|
|
|
#define CP_SCRATCH_TO_REG_0_REG__MASK 0x0003ffff
|
|
|
|
#define CP_SCRATCH_TO_REG_0_REG__SHIFT 0
|
|
|
|
static inline uint32_t CP_SCRATCH_TO_REG_0_REG(uint32_t val)
|
|
|
|
{
|
|
|
|
return ((val) << CP_SCRATCH_TO_REG_0_REG__SHIFT) & CP_SCRATCH_TO_REG_0_REG__MASK;
|
|
|
|
}
|
|
|
|
#define CP_SCRATCH_TO_REG_0_UNK18 0x00040000
|
|
|
|
#define CP_SCRATCH_TO_REG_0_SCRATCH__MASK 0x00700000
|
|
|
|
#define CP_SCRATCH_TO_REG_0_SCRATCH__SHIFT 20
|
|
|
|
static inline uint32_t CP_SCRATCH_TO_REG_0_SCRATCH(uint32_t val)
|
|
|
|
{
|
|
|
|
return ((val) << CP_SCRATCH_TO_REG_0_SCRATCH__SHIFT) & CP_SCRATCH_TO_REG_0_SCRATCH__MASK;
|
|
|
|
}
|
|
|
|
#define CP_SCRATCH_TO_REG_0_CNT__MASK 0x07000000
|
|
|
|
#define CP_SCRATCH_TO_REG_0_CNT__SHIFT 24
|
|
|
|
static inline uint32_t CP_SCRATCH_TO_REG_0_CNT(uint32_t val)
|
|
|
|
{
|
|
|
|
return ((val) << CP_SCRATCH_TO_REG_0_CNT__SHIFT) & CP_SCRATCH_TO_REG_0_CNT__MASK;
|
|
|
|
}
|
|
|
|
|
|
|
|
#define REG_CP_SCRATCH_WRITE_0 0x00000000
|
|
|
|
#define CP_SCRATCH_WRITE_0_SCRATCH__MASK 0x00700000
|
|
|
|
#define CP_SCRATCH_WRITE_0_SCRATCH__SHIFT 20
|
|
|
|
static inline uint32_t CP_SCRATCH_WRITE_0_SCRATCH(uint32_t val)
|
|
|
|
{
|
|
|
|
return ((val) << CP_SCRATCH_WRITE_0_SCRATCH__SHIFT) & CP_SCRATCH_WRITE_0_SCRATCH__MASK;
|
|
|
|
}
|
|
|
|
|
|
|
|
#define REG_CP_MEM_WRITE_0 0x00000000
|
|
|
|
#define CP_MEM_WRITE_0_ADDR_LO__MASK 0xffffffff
|
|
|
|
#define CP_MEM_WRITE_0_ADDR_LO__SHIFT 0
|
|
|
|
static inline uint32_t CP_MEM_WRITE_0_ADDR_LO(uint32_t val)
|
|
|
|
{
|
|
|
|
return ((val) << CP_MEM_WRITE_0_ADDR_LO__SHIFT) & CP_MEM_WRITE_0_ADDR_LO__MASK;
|
|
|
|
}
|
|
|
|
|
|
|
|
#define REG_CP_MEM_WRITE_1 0x00000001
|
|
|
|
#define CP_MEM_WRITE_1_ADDR_HI__MASK 0xffffffff
|
|
|
|
#define CP_MEM_WRITE_1_ADDR_HI__SHIFT 0
|
|
|
|
static inline uint32_t CP_MEM_WRITE_1_ADDR_HI(uint32_t val)
|
|
|
|
{
|
|
|
|
return ((val) << CP_MEM_WRITE_1_ADDR_HI__SHIFT) & CP_MEM_WRITE_1_ADDR_HI__MASK;
|
|
|
|
}
|
|
|
|
|
|
|
|
#define REG_CP_COND_WRITE_0 0x00000000
|
|
|
|
#define CP_COND_WRITE_0_FUNCTION__MASK 0x00000007
|
|
|
|
#define CP_COND_WRITE_0_FUNCTION__SHIFT 0
|
|
|
|
static inline uint32_t CP_COND_WRITE_0_FUNCTION(enum cp_cond_function val)
|
|
|
|
{
|
|
|
|
return ((val) << CP_COND_WRITE_0_FUNCTION__SHIFT) & CP_COND_WRITE_0_FUNCTION__MASK;
|
|
|
|
}
|
|
|
|
#define CP_COND_WRITE_0_POLL_MEMORY 0x00000010
|
|
|
|
#define CP_COND_WRITE_0_WRITE_MEMORY 0x00000100
|
|
|
|
|
|
|
|
#define REG_CP_COND_WRITE_1 0x00000001
|
|
|
|
#define CP_COND_WRITE_1_POLL_ADDR__MASK 0xffffffff
|
|
|
|
#define CP_COND_WRITE_1_POLL_ADDR__SHIFT 0
|
|
|
|
static inline uint32_t CP_COND_WRITE_1_POLL_ADDR(uint32_t val)
|
|
|
|
{
|
|
|
|
return ((val) << CP_COND_WRITE_1_POLL_ADDR__SHIFT) & CP_COND_WRITE_1_POLL_ADDR__MASK;
|
|
|
|
}
|
|
|
|
|
|
|
|
#define REG_CP_COND_WRITE_2 0x00000002
|
|
|
|
#define CP_COND_WRITE_2_REF__MASK 0xffffffff
|
|
|
|
#define CP_COND_WRITE_2_REF__SHIFT 0
|
|
|
|
static inline uint32_t CP_COND_WRITE_2_REF(uint32_t val)
|
|
|
|
{
|
|
|
|
return ((val) << CP_COND_WRITE_2_REF__SHIFT) & CP_COND_WRITE_2_REF__MASK;
|
|
|
|
}
|
|
|
|
|
|
|
|
#define REG_CP_COND_WRITE_3 0x00000003
|
|
|
|
#define CP_COND_WRITE_3_MASK__MASK 0xffffffff
|
|
|
|
#define CP_COND_WRITE_3_MASK__SHIFT 0
|
|
|
|
static inline uint32_t CP_COND_WRITE_3_MASK(uint32_t val)
|
|
|
|
{
|
|
|
|
return ((val) << CP_COND_WRITE_3_MASK__SHIFT) & CP_COND_WRITE_3_MASK__MASK;
|
|
|
|
}
|
|
|
|
|
|
|
|
#define REG_CP_COND_WRITE_4 0x00000004
|
|
|
|
#define CP_COND_WRITE_4_WRITE_ADDR__MASK 0xffffffff
|
|
|
|
#define CP_COND_WRITE_4_WRITE_ADDR__SHIFT 0
|
|
|
|
static inline uint32_t CP_COND_WRITE_4_WRITE_ADDR(uint32_t val)
|
|
|
|
{
|
|
|
|
return ((val) << CP_COND_WRITE_4_WRITE_ADDR__SHIFT) & CP_COND_WRITE_4_WRITE_ADDR__MASK;
|
|
|
|
}
|
|
|
|
|
|
|
|
#define REG_CP_COND_WRITE_5 0x00000005
|
|
|
|
#define CP_COND_WRITE_5_WRITE_DATA__MASK 0xffffffff
|
|
|
|
#define CP_COND_WRITE_5_WRITE_DATA__SHIFT 0
|
|
|
|
static inline uint32_t CP_COND_WRITE_5_WRITE_DATA(uint32_t val)
|
|
|
|
{
|
|
|
|
return ((val) << CP_COND_WRITE_5_WRITE_DATA__SHIFT) & CP_COND_WRITE_5_WRITE_DATA__MASK;
|
|
|
|
}
|
|
|
|
|
|
|
|
#define REG_CP_COND_WRITE5_0 0x00000000
|
|
|
|
#define CP_COND_WRITE5_0_FUNCTION__MASK 0x00000007
|
|
|
|
#define CP_COND_WRITE5_0_FUNCTION__SHIFT 0
|
|
|
|
static inline uint32_t CP_COND_WRITE5_0_FUNCTION(enum cp_cond_function val)
|
|
|
|
{
|
|
|
|
return ((val) << CP_COND_WRITE5_0_FUNCTION__SHIFT) & CP_COND_WRITE5_0_FUNCTION__MASK;
|
|
|
|
}
|
|
|
|
#define CP_COND_WRITE5_0_SIGNED_COMPARE 0x00000008
|
|
|
|
#define CP_COND_WRITE5_0_POLL_MEMORY 0x00000010
|
|
|
|
#define CP_COND_WRITE5_0_POLL_SCRATCH 0x00000020
|
|
|
|
#define CP_COND_WRITE5_0_WRITE_MEMORY 0x00000100
|
|
|
|
|
|
|
|
#define REG_CP_COND_WRITE5_1 0x00000001
|
|
|
|
#define CP_COND_WRITE5_1_POLL_ADDR_LO__MASK 0xffffffff
|
|
|
|
#define CP_COND_WRITE5_1_POLL_ADDR_LO__SHIFT 0
|
|
|
|
static inline uint32_t CP_COND_WRITE5_1_POLL_ADDR_LO(uint32_t val)
|
|
|
|
{
|
|
|
|
return ((val) << CP_COND_WRITE5_1_POLL_ADDR_LO__SHIFT) & CP_COND_WRITE5_1_POLL_ADDR_LO__MASK;
|
|
|
|
}
|
|
|
|
|
|
|
|
#define REG_CP_COND_WRITE5_2 0x00000002
|
|
|
|
#define CP_COND_WRITE5_2_POLL_ADDR_HI__MASK 0xffffffff
|
|
|
|
#define CP_COND_WRITE5_2_POLL_ADDR_HI__SHIFT 0
|
|
|
|
static inline uint32_t CP_COND_WRITE5_2_POLL_ADDR_HI(uint32_t val)
|
|
|
|
{
|
|
|
|
return ((val) << CP_COND_WRITE5_2_POLL_ADDR_HI__SHIFT) & CP_COND_WRITE5_2_POLL_ADDR_HI__MASK;
|
|
|
|
}
|
|
|
|
|
|
|
|
#define REG_CP_COND_WRITE5_3 0x00000003
|
|
|
|
#define CP_COND_WRITE5_3_REF__MASK 0xffffffff
|
|
|
|
#define CP_COND_WRITE5_3_REF__SHIFT 0
|
|
|
|
static inline uint32_t CP_COND_WRITE5_3_REF(uint32_t val)
|
|
|
|
{
|
|
|
|
return ((val) << CP_COND_WRITE5_3_REF__SHIFT) & CP_COND_WRITE5_3_REF__MASK;
|
|
|
|
}
|
|
|
|
|
|
|
|
#define REG_CP_COND_WRITE5_4 0x00000004
|
|
|
|
#define CP_COND_WRITE5_4_MASK__MASK 0xffffffff
|
|
|
|
#define CP_COND_WRITE5_4_MASK__SHIFT 0
|
|
|
|
static inline uint32_t CP_COND_WRITE5_4_MASK(uint32_t val)
|
|
|
|
{
|
|
|
|
return ((val) << CP_COND_WRITE5_4_MASK__SHIFT) & CP_COND_WRITE5_4_MASK__MASK;
|
|
|
|
}
|
|
|
|
|
|
|
|
#define REG_CP_COND_WRITE5_5 0x00000005
|
|
|
|
#define CP_COND_WRITE5_5_WRITE_ADDR_LO__MASK 0xffffffff
|
|
|
|
#define CP_COND_WRITE5_5_WRITE_ADDR_LO__SHIFT 0
|
|
|
|
static inline uint32_t CP_COND_WRITE5_5_WRITE_ADDR_LO(uint32_t val)
|
|
|
|
{
|
|
|
|
return ((val) << CP_COND_WRITE5_5_WRITE_ADDR_LO__SHIFT) & CP_COND_WRITE5_5_WRITE_ADDR_LO__MASK;
|
|
|
|
}
|
|
|
|
|
|
|
|
#define REG_CP_COND_WRITE5_6 0x00000006
|
|
|
|
#define CP_COND_WRITE5_6_WRITE_ADDR_HI__MASK 0xffffffff
|
|
|
|
#define CP_COND_WRITE5_6_WRITE_ADDR_HI__SHIFT 0
|
|
|
|
static inline uint32_t CP_COND_WRITE5_6_WRITE_ADDR_HI(uint32_t val)
|
|
|
|
{
|
|
|
|
return ((val) << CP_COND_WRITE5_6_WRITE_ADDR_HI__SHIFT) & CP_COND_WRITE5_6_WRITE_ADDR_HI__MASK;
|
|
|
|
}
|
|
|
|
|
|
|
|
#define REG_CP_COND_WRITE5_7 0x00000007
|
|
|
|
#define CP_COND_WRITE5_7_WRITE_DATA__MASK 0xffffffff
|
|
|
|
#define CP_COND_WRITE5_7_WRITE_DATA__SHIFT 0
|
|
|
|
static inline uint32_t CP_COND_WRITE5_7_WRITE_DATA(uint32_t val)
|
|
|
|
{
|
|
|
|
return ((val) << CP_COND_WRITE5_7_WRITE_DATA__SHIFT) & CP_COND_WRITE5_7_WRITE_DATA__MASK;
|
|
|
|
}
|
|
|
|
|
|
|
|
#define REG_CP_WAIT_MEM_GTE_0 0x00000000
|
|
|
|
#define CP_WAIT_MEM_GTE_0_RESERVED__MASK 0xffffffff
|
|
|
|
#define CP_WAIT_MEM_GTE_0_RESERVED__SHIFT 0
|
|
|
|
static inline uint32_t CP_WAIT_MEM_GTE_0_RESERVED(uint32_t val)
|
|
|
|
{
|
|
|
|
return ((val) << CP_WAIT_MEM_GTE_0_RESERVED__SHIFT) & CP_WAIT_MEM_GTE_0_RESERVED__MASK;
|
|
|
|
}
|
|
|
|
|
|
|
|
#define REG_CP_WAIT_MEM_GTE_1 0x00000001
|
|
|
|
#define CP_WAIT_MEM_GTE_1_POLL_ADDR_LO__MASK 0xffffffff
|
|
|
|
#define CP_WAIT_MEM_GTE_1_POLL_ADDR_LO__SHIFT 0
|
|
|
|
static inline uint32_t CP_WAIT_MEM_GTE_1_POLL_ADDR_LO(uint32_t val)
|
|
|
|
{
|
|
|
|
return ((val) << CP_WAIT_MEM_GTE_1_POLL_ADDR_LO__SHIFT) & CP_WAIT_MEM_GTE_1_POLL_ADDR_LO__MASK;
|
|
|
|
}
|
|
|
|
|
|
|
|
#define REG_CP_WAIT_MEM_GTE_2 0x00000002
|
|
|
|
#define CP_WAIT_MEM_GTE_2_POLL_ADDR_HI__MASK 0xffffffff
|
|
|
|
#define CP_WAIT_MEM_GTE_2_POLL_ADDR_HI__SHIFT 0
|
|
|
|
static inline uint32_t CP_WAIT_MEM_GTE_2_POLL_ADDR_HI(uint32_t val)
|
|
|
|
{
|
|
|
|
return ((val) << CP_WAIT_MEM_GTE_2_POLL_ADDR_HI__SHIFT) & CP_WAIT_MEM_GTE_2_POLL_ADDR_HI__MASK;
|
|
|
|
}
|
|
|
|
|
|
|
|
#define REG_CP_WAIT_MEM_GTE_3 0x00000003
|
|
|
|
#define CP_WAIT_MEM_GTE_3_REF__MASK 0xffffffff
|
|
|
|
#define CP_WAIT_MEM_GTE_3_REF__SHIFT 0
|
|
|
|
static inline uint32_t CP_WAIT_MEM_GTE_3_REF(uint32_t val)
|
|
|
|
{
|
|
|
|
return ((val) << CP_WAIT_MEM_GTE_3_REF__SHIFT) & CP_WAIT_MEM_GTE_3_REF__MASK;
|
|
|
|
}
|
|
|
|
|
|
|
|
#define REG_CP_WAIT_REG_MEM_0 0x00000000
|
|
|
|
#define CP_WAIT_REG_MEM_0_FUNCTION__MASK 0x00000007
|
|
|
|
#define CP_WAIT_REG_MEM_0_FUNCTION__SHIFT 0
|
|
|
|
static inline uint32_t CP_WAIT_REG_MEM_0_FUNCTION(enum cp_cond_function val)
|
|
|
|
{
|
|
|
|
return ((val) << CP_WAIT_REG_MEM_0_FUNCTION__SHIFT) & CP_WAIT_REG_MEM_0_FUNCTION__MASK;
|
|
|
|
}
|
|
|
|
#define CP_WAIT_REG_MEM_0_SIGNED_COMPARE 0x00000008
|
|
|
|
#define CP_WAIT_REG_MEM_0_POLL_MEMORY 0x00000010
|
|
|
|
#define CP_WAIT_REG_MEM_0_POLL_SCRATCH 0x00000020
|
|
|
|
#define CP_WAIT_REG_MEM_0_WRITE_MEMORY 0x00000100
|
|
|
|
|
|
|
|
#define REG_CP_WAIT_REG_MEM_1 0x00000001
|
|
|
|
#define CP_WAIT_REG_MEM_1_POLL_ADDR_LO__MASK 0xffffffff
|
|
|
|
#define CP_WAIT_REG_MEM_1_POLL_ADDR_LO__SHIFT 0
|
|
|
|
static inline uint32_t CP_WAIT_REG_MEM_1_POLL_ADDR_LO(uint32_t val)
|
|
|
|
{
|
|
|
|
return ((val) << CP_WAIT_REG_MEM_1_POLL_ADDR_LO__SHIFT) & CP_WAIT_REG_MEM_1_POLL_ADDR_LO__MASK;
|
|
|
|
}
|
|
|
|
|
|
|
|
#define REG_CP_WAIT_REG_MEM_2 0x00000002
|
|
|
|
#define CP_WAIT_REG_MEM_2_POLL_ADDR_HI__MASK 0xffffffff
|
|
|
|
#define CP_WAIT_REG_MEM_2_POLL_ADDR_HI__SHIFT 0
|
|
|
|
static inline uint32_t CP_WAIT_REG_MEM_2_POLL_ADDR_HI(uint32_t val)
|
|
|
|
{
|
|
|
|
return ((val) << CP_WAIT_REG_MEM_2_POLL_ADDR_HI__SHIFT) & CP_WAIT_REG_MEM_2_POLL_ADDR_HI__MASK;
|
|
|
|
}
|
|
|
|
|
|
|
|
#define REG_CP_WAIT_REG_MEM_3 0x00000003
|
|
|
|
#define CP_WAIT_REG_MEM_3_REF__MASK 0xffffffff
|
|
|
|
#define CP_WAIT_REG_MEM_3_REF__SHIFT 0
|
|
|
|
static inline uint32_t CP_WAIT_REG_MEM_3_REF(uint32_t val)
|
|
|
|
{
|
|
|
|
return ((val) << CP_WAIT_REG_MEM_3_REF__SHIFT) & CP_WAIT_REG_MEM_3_REF__MASK;
|
|
|
|
}
|
|
|
|
|
|
|
|
#define REG_CP_WAIT_REG_MEM_4 0x00000004
|
|
|
|
#define CP_WAIT_REG_MEM_4_MASK__MASK 0xffffffff
|
|
|
|
#define CP_WAIT_REG_MEM_4_MASK__SHIFT 0
|
|
|
|
static inline uint32_t CP_WAIT_REG_MEM_4_MASK(uint32_t val)
|
|
|
|
{
|
|
|
|
return ((val) << CP_WAIT_REG_MEM_4_MASK__SHIFT) & CP_WAIT_REG_MEM_4_MASK__MASK;
|
|
|
|
}
|
|
|
|
|
|
|
|
#define REG_CP_WAIT_REG_MEM_5 0x00000005
|
|
|
|
#define CP_WAIT_REG_MEM_5_DELAY_LOOP_CYCLES__MASK 0xffffffff
|
|
|
|
#define CP_WAIT_REG_MEM_5_DELAY_LOOP_CYCLES__SHIFT 0
|
|
|
|
static inline uint32_t CP_WAIT_REG_MEM_5_DELAY_LOOP_CYCLES(uint32_t val)
|
|
|
|
{
|
|
|
|
return ((val) << CP_WAIT_REG_MEM_5_DELAY_LOOP_CYCLES__SHIFT) & CP_WAIT_REG_MEM_5_DELAY_LOOP_CYCLES__MASK;
|
|
|
|
}
|
|
|
|
|
|
|
|
#define REG_CP_WAIT_TWO_REGS_0 0x00000000
|
|
|
|
#define CP_WAIT_TWO_REGS_0_REG0__MASK 0x0003ffff
|
|
|
|
#define CP_WAIT_TWO_REGS_0_REG0__SHIFT 0
|
|
|
|
static inline uint32_t CP_WAIT_TWO_REGS_0_REG0(uint32_t val)
|
|
|
|
{
|
|
|
|
return ((val) << CP_WAIT_TWO_REGS_0_REG0__SHIFT) & CP_WAIT_TWO_REGS_0_REG0__MASK;
|
|
|
|
}
|
|
|
|
|
|
|
|
#define REG_CP_WAIT_TWO_REGS_1 0x00000001
|
|
|
|
#define CP_WAIT_TWO_REGS_1_REG1__MASK 0x0003ffff
|
|
|
|
#define CP_WAIT_TWO_REGS_1_REG1__SHIFT 0
|
|
|
|
static inline uint32_t CP_WAIT_TWO_REGS_1_REG1(uint32_t val)
|
|
|
|
{
|
|
|
|
return ((val) << CP_WAIT_TWO_REGS_1_REG1__SHIFT) & CP_WAIT_TWO_REGS_1_REG1__MASK;
|
|
|
|
}
|
|
|
|
|
|
|
|
#define REG_CP_WAIT_TWO_REGS_2 0x00000002
|
|
|
|
#define CP_WAIT_TWO_REGS_2_REF__MASK 0xffffffff
|
|
|
|
#define CP_WAIT_TWO_REGS_2_REF__SHIFT 0
|
|
|
|
static inline uint32_t CP_WAIT_TWO_REGS_2_REF(uint32_t val)
|
|
|
|
{
|
|
|
|
return ((val) << CP_WAIT_TWO_REGS_2_REF__SHIFT) & CP_WAIT_TWO_REGS_2_REF__MASK;
|
|
|
|
}
|
|
|
|
|
|
|
|
#define REG_CP_DISPATCH_COMPUTE_0 0x00000000
|
|
|
|
|
|
|
|
#define REG_CP_DISPATCH_COMPUTE_1 0x00000001
|
|
|
|
#define CP_DISPATCH_COMPUTE_1_X__MASK 0xffffffff
|
|
|
|
#define CP_DISPATCH_COMPUTE_1_X__SHIFT 0
|
|
|
|
static inline uint32_t CP_DISPATCH_COMPUTE_1_X(uint32_t val)
|
|
|
|
{
|
|
|
|
return ((val) << CP_DISPATCH_COMPUTE_1_X__SHIFT) & CP_DISPATCH_COMPUTE_1_X__MASK;
|
|
|
|
}
|
|
|
|
|
|
|
|
#define REG_CP_DISPATCH_COMPUTE_2 0x00000002
|
|
|
|
#define CP_DISPATCH_COMPUTE_2_Y__MASK 0xffffffff
|
|
|
|
#define CP_DISPATCH_COMPUTE_2_Y__SHIFT 0
|
|
|
|
static inline uint32_t CP_DISPATCH_COMPUTE_2_Y(uint32_t val)
|
|
|
|
{
|
|
|
|
return ((val) << CP_DISPATCH_COMPUTE_2_Y__SHIFT) & CP_DISPATCH_COMPUTE_2_Y__MASK;
|
|
|
|
}
|
|
|
|
|
|
|
|
#define REG_CP_DISPATCH_COMPUTE_3 0x00000003
|
|
|
|
#define CP_DISPATCH_COMPUTE_3_Z__MASK 0xffffffff
|
|
|
|
#define CP_DISPATCH_COMPUTE_3_Z__SHIFT 0
|
|
|
|
static inline uint32_t CP_DISPATCH_COMPUTE_3_Z(uint32_t val)
|
|
|
|
{
|
|
|
|
return ((val) << CP_DISPATCH_COMPUTE_3_Z__SHIFT) & CP_DISPATCH_COMPUTE_3_Z__MASK;
|
|
|
|
}
|
|
|
|
|
|
|
|
#define REG_CP_SET_RENDER_MODE_0 0x00000000
|
|
|
|
#define CP_SET_RENDER_MODE_0_MODE__MASK 0x000001ff
|
|
|
|
#define CP_SET_RENDER_MODE_0_MODE__SHIFT 0
|
|
|
|
static inline uint32_t CP_SET_RENDER_MODE_0_MODE(enum render_mode_cmd val)
|
|
|
|
{
|
|
|
|
return ((val) << CP_SET_RENDER_MODE_0_MODE__SHIFT) & CP_SET_RENDER_MODE_0_MODE__MASK;
|
|
|
|
}
|
|
|
|
|
|
|
|
#define REG_CP_SET_RENDER_MODE_1 0x00000001
|
|
|
|
#define CP_SET_RENDER_MODE_1_ADDR_0_LO__MASK 0xffffffff
|
|
|
|
#define CP_SET_RENDER_MODE_1_ADDR_0_LO__SHIFT 0
|
|
|
|
static inline uint32_t CP_SET_RENDER_MODE_1_ADDR_0_LO(uint32_t val)
|
|
|
|
{
|
|
|
|
return ((val) << CP_SET_RENDER_MODE_1_ADDR_0_LO__SHIFT) & CP_SET_RENDER_MODE_1_ADDR_0_LO__MASK;
|
|
|
|
}
|
|
|
|
|
|
|
|
#define REG_CP_SET_RENDER_MODE_2 0x00000002
|
|
|
|
#define CP_SET_RENDER_MODE_2_ADDR_0_HI__MASK 0xffffffff
|
|
|
|
#define CP_SET_RENDER_MODE_2_ADDR_0_HI__SHIFT 0
|
|
|
|
static inline uint32_t CP_SET_RENDER_MODE_2_ADDR_0_HI(uint32_t val)
|
|
|
|
{
|
|
|
|
return ((val) << CP_SET_RENDER_MODE_2_ADDR_0_HI__SHIFT) & CP_SET_RENDER_MODE_2_ADDR_0_HI__MASK;
|
|
|
|
}
|
|
|
|
|
|
|
|
#define REG_CP_SET_RENDER_MODE_3 0x00000003
|
|
|
|
#define CP_SET_RENDER_MODE_3_VSC_ENABLE 0x00000008
|
|
|
|
#define CP_SET_RENDER_MODE_3_GMEM_ENABLE 0x00000010
|
|
|
|
|
|
|
|
#define REG_CP_SET_RENDER_MODE_4 0x00000004
|
|
|
|
|
|
|
|
#define REG_CP_SET_RENDER_MODE_5 0x00000005
|
|
|
|
#define CP_SET_RENDER_MODE_5_ADDR_1_LEN__MASK 0xffffffff
|
|
|
|
#define CP_SET_RENDER_MODE_5_ADDR_1_LEN__SHIFT 0
|
|
|
|
static inline uint32_t CP_SET_RENDER_MODE_5_ADDR_1_LEN(uint32_t val)
|
|
|
|
{
|
|
|
|
return ((val) << CP_SET_RENDER_MODE_5_ADDR_1_LEN__SHIFT) & CP_SET_RENDER_MODE_5_ADDR_1_LEN__MASK;
|
|
|
|
}
|
|
|
|
|
|
|
|
#define REG_CP_SET_RENDER_MODE_6 0x00000006
|
|
|
|
#define CP_SET_RENDER_MODE_6_ADDR_1_LO__MASK 0xffffffff
|
|
|
|
#define CP_SET_RENDER_MODE_6_ADDR_1_LO__SHIFT 0
|
|
|
|
static inline uint32_t CP_SET_RENDER_MODE_6_ADDR_1_LO(uint32_t val)
|
|
|
|
{
|
|
|
|
return ((val) << CP_SET_RENDER_MODE_6_ADDR_1_LO__SHIFT) & CP_SET_RENDER_MODE_6_ADDR_1_LO__MASK;
|
|
|
|
}
|
|
|
|
|
|
|
|
#define REG_CP_SET_RENDER_MODE_7 0x00000007
|
|
|
|
#define CP_SET_RENDER_MODE_7_ADDR_1_HI__MASK 0xffffffff
|
|
|
|
#define CP_SET_RENDER_MODE_7_ADDR_1_HI__SHIFT 0
|
|
|
|
static inline uint32_t CP_SET_RENDER_MODE_7_ADDR_1_HI(uint32_t val)
|
|
|
|
{
|
|
|
|
return ((val) << CP_SET_RENDER_MODE_7_ADDR_1_HI__SHIFT) & CP_SET_RENDER_MODE_7_ADDR_1_HI__MASK;
|
|
|
|
}
|
|
|
|
|
|
|
|
#define REG_CP_COMPUTE_CHECKPOINT_0 0x00000000
|
|
|
|
#define CP_COMPUTE_CHECKPOINT_0_ADDR_0_LO__MASK 0xffffffff
|
|
|
|
#define CP_COMPUTE_CHECKPOINT_0_ADDR_0_LO__SHIFT 0
|
|
|
|
static inline uint32_t CP_COMPUTE_CHECKPOINT_0_ADDR_0_LO(uint32_t val)
|
|
|
|
{
|
|
|
|
return ((val) << CP_COMPUTE_CHECKPOINT_0_ADDR_0_LO__SHIFT) & CP_COMPUTE_CHECKPOINT_0_ADDR_0_LO__MASK;
|
|
|
|
}
|
|
|
|
|
|
|
|
#define REG_CP_COMPUTE_CHECKPOINT_1 0x00000001
|
|
|
|
#define CP_COMPUTE_CHECKPOINT_1_ADDR_0_HI__MASK 0xffffffff
|
|
|
|
#define CP_COMPUTE_CHECKPOINT_1_ADDR_0_HI__SHIFT 0
|
|
|
|
static inline uint32_t CP_COMPUTE_CHECKPOINT_1_ADDR_0_HI(uint32_t val)
|
|
|
|
{
|
|
|
|
return ((val) << CP_COMPUTE_CHECKPOINT_1_ADDR_0_HI__SHIFT) & CP_COMPUTE_CHECKPOINT_1_ADDR_0_HI__MASK;
|
|
|
|
}
|
|
|
|
|
|
|
|
#define REG_CP_COMPUTE_CHECKPOINT_2 0x00000002
|
|
|
|
|
|
|
|
#define REG_CP_COMPUTE_CHECKPOINT_3 0x00000003
|
|
|
|
#define CP_COMPUTE_CHECKPOINT_3_ADDR_1_LEN__MASK 0xffffffff
|
|
|
|
#define CP_COMPUTE_CHECKPOINT_3_ADDR_1_LEN__SHIFT 0
|
|
|
|
static inline uint32_t CP_COMPUTE_CHECKPOINT_3_ADDR_1_LEN(uint32_t val)
|
|
|
|
{
|
|
|
|
return ((val) << CP_COMPUTE_CHECKPOINT_3_ADDR_1_LEN__SHIFT) & CP_COMPUTE_CHECKPOINT_3_ADDR_1_LEN__MASK;
|
|
|
|
}
|
|
|
|
|
|
|
|
#define REG_CP_COMPUTE_CHECKPOINT_4 0x00000004
|
|
|
|
|
|
|
|
#define REG_CP_COMPUTE_CHECKPOINT_5 0x00000005
|
|
|
|
#define CP_COMPUTE_CHECKPOINT_5_ADDR_1_LO__MASK 0xffffffff
|
|
|
|
#define CP_COMPUTE_CHECKPOINT_5_ADDR_1_LO__SHIFT 0
|
|
|
|
static inline uint32_t CP_COMPUTE_CHECKPOINT_5_ADDR_1_LO(uint32_t val)
|
|
|
|
{
|
|
|
|
return ((val) << CP_COMPUTE_CHECKPOINT_5_ADDR_1_LO__SHIFT) & CP_COMPUTE_CHECKPOINT_5_ADDR_1_LO__MASK;
|
|
|
|
}
|
|
|
|
|
|
|
|
#define REG_CP_COMPUTE_CHECKPOINT_6 0x00000006
|
|
|
|
#define CP_COMPUTE_CHECKPOINT_6_ADDR_1_HI__MASK 0xffffffff
|
|
|
|
#define CP_COMPUTE_CHECKPOINT_6_ADDR_1_HI__SHIFT 0
|
|
|
|
static inline uint32_t CP_COMPUTE_CHECKPOINT_6_ADDR_1_HI(uint32_t val)
|
|
|
|
{
|
|
|
|
return ((val) << CP_COMPUTE_CHECKPOINT_6_ADDR_1_HI__SHIFT) & CP_COMPUTE_CHECKPOINT_6_ADDR_1_HI__MASK;
|
|
|
|
}
|
|
|
|
|
|
|
|
#define REG_CP_COMPUTE_CHECKPOINT_7 0x00000007
|
|
|
|
|
|
|
|
#define REG_CP_PERFCOUNTER_ACTION_0 0x00000000
|
|
|
|
|
|
|
|
#define REG_CP_PERFCOUNTER_ACTION_1 0x00000001
|
|
|
|
#define CP_PERFCOUNTER_ACTION_1_ADDR_0_LO__MASK 0xffffffff
|
|
|
|
#define CP_PERFCOUNTER_ACTION_1_ADDR_0_LO__SHIFT 0
|
|
|
|
static inline uint32_t CP_PERFCOUNTER_ACTION_1_ADDR_0_LO(uint32_t val)
|
|
|
|
{
|
|
|
|
return ((val) << CP_PERFCOUNTER_ACTION_1_ADDR_0_LO__SHIFT) & CP_PERFCOUNTER_ACTION_1_ADDR_0_LO__MASK;
|
|
|
|
}
|
|
|
|
|
|
|
|
#define REG_CP_PERFCOUNTER_ACTION_2 0x00000002
|
|
|
|
#define CP_PERFCOUNTER_ACTION_2_ADDR_0_HI__MASK 0xffffffff
|
|
|
|
#define CP_PERFCOUNTER_ACTION_2_ADDR_0_HI__SHIFT 0
|
|
|
|
static inline uint32_t CP_PERFCOUNTER_ACTION_2_ADDR_0_HI(uint32_t val)
|
|
|
|
{
|
|
|
|
return ((val) << CP_PERFCOUNTER_ACTION_2_ADDR_0_HI__SHIFT) & CP_PERFCOUNTER_ACTION_2_ADDR_0_HI__MASK;
|
|
|
|
}
|
|
|
|
|
|
|
|
#define REG_CP_EVENT_WRITE_0 0x00000000
|
|
|
|
#define CP_EVENT_WRITE_0_EVENT__MASK 0x000000ff
|
|
|
|
#define CP_EVENT_WRITE_0_EVENT__SHIFT 0
|
|
|
|
static inline uint32_t CP_EVENT_WRITE_0_EVENT(enum vgt_event_type val)
|
|
|
|
{
|
|
|
|
return ((val) << CP_EVENT_WRITE_0_EVENT__SHIFT) & CP_EVENT_WRITE_0_EVENT__MASK;
|
|
|
|
}
|
|
|
|
#define CP_EVENT_WRITE_0_TIMESTAMP 0x40000000
|
|
|
|
#define CP_EVENT_WRITE_0_IRQ 0x80000000
|
|
|
|
|
|
|
|
#define REG_CP_EVENT_WRITE_1 0x00000001
|
|
|
|
#define CP_EVENT_WRITE_1_ADDR_0_LO__MASK 0xffffffff
|
|
|
|
#define CP_EVENT_WRITE_1_ADDR_0_LO__SHIFT 0
|
|
|
|
static inline uint32_t CP_EVENT_WRITE_1_ADDR_0_LO(uint32_t val)
|
|
|
|
{
|
|
|
|
return ((val) << CP_EVENT_WRITE_1_ADDR_0_LO__SHIFT) & CP_EVENT_WRITE_1_ADDR_0_LO__MASK;
|
|
|
|
}
|
|
|
|
|
|
|
|
#define REG_CP_EVENT_WRITE_2 0x00000002
|
|
|
|
#define CP_EVENT_WRITE_2_ADDR_0_HI__MASK 0xffffffff
|
|
|
|
#define CP_EVENT_WRITE_2_ADDR_0_HI__SHIFT 0
|
|
|
|
static inline uint32_t CP_EVENT_WRITE_2_ADDR_0_HI(uint32_t val)
|
|
|
|
{
|
|
|
|
return ((val) << CP_EVENT_WRITE_2_ADDR_0_HI__SHIFT) & CP_EVENT_WRITE_2_ADDR_0_HI__MASK;
|
|
|
|
}
|
|
|
|
|
|
|
|
#define REG_CP_EVENT_WRITE_3 0x00000003
|
|
|
|
|
|
|
|
#define REG_CP_BLIT_0 0x00000000
|
|
|
|
#define CP_BLIT_0_OP__MASK 0x0000000f
|
|
|
|
#define CP_BLIT_0_OP__SHIFT 0
|
|
|
|
static inline uint32_t CP_BLIT_0_OP(enum cp_blit_cmd val)
|
|
|
|
{
|
|
|
|
return ((val) << CP_BLIT_0_OP__SHIFT) & CP_BLIT_0_OP__MASK;
|
|
|
|
}
|
|
|
|
|
|
|
|
#define REG_CP_BLIT_1 0x00000001
|
|
|
|
#define CP_BLIT_1_SRC_X1__MASK 0x00003fff
|
|
|
|
#define CP_BLIT_1_SRC_X1__SHIFT 0
|
|
|
|
static inline uint32_t CP_BLIT_1_SRC_X1(uint32_t val)
|
|
|
|
{
|
|
|
|
return ((val) << CP_BLIT_1_SRC_X1__SHIFT) & CP_BLIT_1_SRC_X1__MASK;
|
|
|
|
}
|
|
|
|
#define CP_BLIT_1_SRC_Y1__MASK 0x3fff0000
|
|
|
|
#define CP_BLIT_1_SRC_Y1__SHIFT 16
|
|
|
|
static inline uint32_t CP_BLIT_1_SRC_Y1(uint32_t val)
|
|
|
|
{
|
|
|
|
return ((val) << CP_BLIT_1_SRC_Y1__SHIFT) & CP_BLIT_1_SRC_Y1__MASK;
|
|
|
|
}
|
|
|
|
|
|
|
|
#define REG_CP_BLIT_2 0x00000002
|
|
|
|
#define CP_BLIT_2_SRC_X2__MASK 0x00003fff
|
|
|
|
#define CP_BLIT_2_SRC_X2__SHIFT 0
|
|
|
|
static inline uint32_t CP_BLIT_2_SRC_X2(uint32_t val)
|
|
|
|
{
|
|
|
|
return ((val) << CP_BLIT_2_SRC_X2__SHIFT) & CP_BLIT_2_SRC_X2__MASK;
|
|
|
|
}
|
|
|
|
#define CP_BLIT_2_SRC_Y2__MASK 0x3fff0000
|
|
|
|
#define CP_BLIT_2_SRC_Y2__SHIFT 16
|
|
|
|
static inline uint32_t CP_BLIT_2_SRC_Y2(uint32_t val)
|
|
|
|
{
|
|
|
|
return ((val) << CP_BLIT_2_SRC_Y2__SHIFT) & CP_BLIT_2_SRC_Y2__MASK;
|
|
|
|
}
|
|
|
|
|
|
|
|
#define REG_CP_BLIT_3 0x00000003
|
|
|
|
#define CP_BLIT_3_DST_X1__MASK 0x00003fff
|
|
|
|
#define CP_BLIT_3_DST_X1__SHIFT 0
|
|
|
|
static inline uint32_t CP_BLIT_3_DST_X1(uint32_t val)
|
|
|
|
{
|
|
|
|
return ((val) << CP_BLIT_3_DST_X1__SHIFT) & CP_BLIT_3_DST_X1__MASK;
|
|
|
|
}
|
|
|
|
#define CP_BLIT_3_DST_Y1__MASK 0x3fff0000
|
|
|
|
#define CP_BLIT_3_DST_Y1__SHIFT 16
|
|
|
|
static inline uint32_t CP_BLIT_3_DST_Y1(uint32_t val)
|
|
|
|
{
|
|
|
|
return ((val) << CP_BLIT_3_DST_Y1__SHIFT) & CP_BLIT_3_DST_Y1__MASK;
|
|
|
|
}
|
|
|
|
|
|
|
|
#define REG_CP_BLIT_4 0x00000004
|
|
|
|
#define CP_BLIT_4_DST_X2__MASK 0x00003fff
|
|
|
|
#define CP_BLIT_4_DST_X2__SHIFT 0
|
|
|
|
static inline uint32_t CP_BLIT_4_DST_X2(uint32_t val)
|
|
|
|
{
|
|
|
|
return ((val) << CP_BLIT_4_DST_X2__SHIFT) & CP_BLIT_4_DST_X2__MASK;
|
|
|
|
}
|
|
|
|
#define CP_BLIT_4_DST_Y2__MASK 0x3fff0000
|
|
|
|
#define CP_BLIT_4_DST_Y2__SHIFT 16
|
|
|
|
static inline uint32_t CP_BLIT_4_DST_Y2(uint32_t val)
|
|
|
|
{
|
|
|
|
return ((val) << CP_BLIT_4_DST_Y2__SHIFT) & CP_BLIT_4_DST_Y2__MASK;
|
|
|
|
}
|
|
|
|
|
|
|
|
#define REG_CP_EXEC_CS_0 0x00000000
|
|
|
|
|
|
|
|
#define REG_CP_EXEC_CS_1 0x00000001
|
|
|
|
#define CP_EXEC_CS_1_NGROUPS_X__MASK 0xffffffff
|
|
|
|
#define CP_EXEC_CS_1_NGROUPS_X__SHIFT 0
|
|
|
|
static inline uint32_t CP_EXEC_CS_1_NGROUPS_X(uint32_t val)
|
|
|
|
{
|
|
|
|
return ((val) << CP_EXEC_CS_1_NGROUPS_X__SHIFT) & CP_EXEC_CS_1_NGROUPS_X__MASK;
|
|
|
|
}
|
|
|
|
|
|
|
|
#define REG_CP_EXEC_CS_2 0x00000002
|
|
|
|
#define CP_EXEC_CS_2_NGROUPS_Y__MASK 0xffffffff
|
|
|
|
#define CP_EXEC_CS_2_NGROUPS_Y__SHIFT 0
|
|
|
|
static inline uint32_t CP_EXEC_CS_2_NGROUPS_Y(uint32_t val)
|
|
|
|
{
|
|
|
|
return ((val) << CP_EXEC_CS_2_NGROUPS_Y__SHIFT) & CP_EXEC_CS_2_NGROUPS_Y__MASK;
|
|
|
|
}
|
|
|
|
|
|
|
|
#define REG_CP_EXEC_CS_3 0x00000003
|
|
|
|
#define CP_EXEC_CS_3_NGROUPS_Z__MASK 0xffffffff
|
|
|
|
#define CP_EXEC_CS_3_NGROUPS_Z__SHIFT 0
|
|
|
|
static inline uint32_t CP_EXEC_CS_3_NGROUPS_Z(uint32_t val)
|
|
|
|
{
|
|
|
|
return ((val) << CP_EXEC_CS_3_NGROUPS_Z__SHIFT) & CP_EXEC_CS_3_NGROUPS_Z__MASK;
|
|
|
|
}
|
|
|
|
|
|
|
|
#define REG_A4XX_CP_EXEC_CS_INDIRECT_0 0x00000000
|
|
|
|
|
|
|
|
|
|
|
|
#define REG_A4XX_CP_EXEC_CS_INDIRECT_1 0x00000001
|
|
|
|
#define A4XX_CP_EXEC_CS_INDIRECT_1_ADDR__MASK 0xffffffff
|
|
|
|
#define A4XX_CP_EXEC_CS_INDIRECT_1_ADDR__SHIFT 0
|
|
|
|
static inline uint32_t A4XX_CP_EXEC_CS_INDIRECT_1_ADDR(uint32_t val)
|
|
|
|
{
|
|
|
|
return ((val) << A4XX_CP_EXEC_CS_INDIRECT_1_ADDR__SHIFT) & A4XX_CP_EXEC_CS_INDIRECT_1_ADDR__MASK;
|
|
|
|
}
|
|
|
|
|
|
|
|
#define REG_A4XX_CP_EXEC_CS_INDIRECT_2 0x00000002
|
|
|
|
#define A4XX_CP_EXEC_CS_INDIRECT_2_LOCALSIZEX__MASK 0x00000ffc
|
|
|
|
#define A4XX_CP_EXEC_CS_INDIRECT_2_LOCALSIZEX__SHIFT 2
|
|
|
|
static inline uint32_t A4XX_CP_EXEC_CS_INDIRECT_2_LOCALSIZEX(uint32_t val)
|
|
|
|
{
|
|
|
|
return ((val) << A4XX_CP_EXEC_CS_INDIRECT_2_LOCALSIZEX__SHIFT) & A4XX_CP_EXEC_CS_INDIRECT_2_LOCALSIZEX__MASK;
|
|
|
|
}
|
|
|
|
#define A4XX_CP_EXEC_CS_INDIRECT_2_LOCALSIZEY__MASK 0x003ff000
|
|
|
|
#define A4XX_CP_EXEC_CS_INDIRECT_2_LOCALSIZEY__SHIFT 12
|
|
|
|
static inline uint32_t A4XX_CP_EXEC_CS_INDIRECT_2_LOCALSIZEY(uint32_t val)
|
|
|
|
{
|
|
|
|
return ((val) << A4XX_CP_EXEC_CS_INDIRECT_2_LOCALSIZEY__SHIFT) & A4XX_CP_EXEC_CS_INDIRECT_2_LOCALSIZEY__MASK;
|
|
|
|
}
|
|
|
|
#define A4XX_CP_EXEC_CS_INDIRECT_2_LOCALSIZEZ__MASK 0xffc00000
|
|
|
|
#define A4XX_CP_EXEC_CS_INDIRECT_2_LOCALSIZEZ__SHIFT 22
|
|
|
|
static inline uint32_t A4XX_CP_EXEC_CS_INDIRECT_2_LOCALSIZEZ(uint32_t val)
|
|
|
|
{
|
|
|
|
return ((val) << A4XX_CP_EXEC_CS_INDIRECT_2_LOCALSIZEZ__SHIFT) & A4XX_CP_EXEC_CS_INDIRECT_2_LOCALSIZEZ__MASK;
|
|
|
|
}
|
|
|
|
|
|
|
|
|
|
|
|
#define REG_A5XX_CP_EXEC_CS_INDIRECT_1 0x00000001
|
|
|
|
#define A5XX_CP_EXEC_CS_INDIRECT_1_ADDR_LO__MASK 0xffffffff
|
|
|
|
#define A5XX_CP_EXEC_CS_INDIRECT_1_ADDR_LO__SHIFT 0
|
|
|
|
static inline uint32_t A5XX_CP_EXEC_CS_INDIRECT_1_ADDR_LO(uint32_t val)
|
|
|
|
{
|
|
|
|
return ((val) << A5XX_CP_EXEC_CS_INDIRECT_1_ADDR_LO__SHIFT) & A5XX_CP_EXEC_CS_INDIRECT_1_ADDR_LO__MASK;
|
|
|
|
}
|
|
|
|
|
|
|
|
#define REG_A5XX_CP_EXEC_CS_INDIRECT_2 0x00000002
|
|
|
|
#define A5XX_CP_EXEC_CS_INDIRECT_2_ADDR_HI__MASK 0xffffffff
|
|
|
|
#define A5XX_CP_EXEC_CS_INDIRECT_2_ADDR_HI__SHIFT 0
|
|
|
|
static inline uint32_t A5XX_CP_EXEC_CS_INDIRECT_2_ADDR_HI(uint32_t val)
|
|
|
|
{
|
|
|
|
return ((val) << A5XX_CP_EXEC_CS_INDIRECT_2_ADDR_HI__SHIFT) & A5XX_CP_EXEC_CS_INDIRECT_2_ADDR_HI__MASK;
|
|
|
|
}
|
|
|
|
|
|
|
|
#define REG_A5XX_CP_EXEC_CS_INDIRECT_3 0x00000003
|
|
|
|
#define A5XX_CP_EXEC_CS_INDIRECT_3_LOCALSIZEX__MASK 0x00000ffc
|
|
|
|
#define A5XX_CP_EXEC_CS_INDIRECT_3_LOCALSIZEX__SHIFT 2
|
|
|
|
static inline uint32_t A5XX_CP_EXEC_CS_INDIRECT_3_LOCALSIZEX(uint32_t val)
|
|
|
|
{
|
|
|
|
return ((val) << A5XX_CP_EXEC_CS_INDIRECT_3_LOCALSIZEX__SHIFT) & A5XX_CP_EXEC_CS_INDIRECT_3_LOCALSIZEX__MASK;
|
|
|
|
}
|
|
|
|
#define A5XX_CP_EXEC_CS_INDIRECT_3_LOCALSIZEY__MASK 0x003ff000
|
|
|
|
#define A5XX_CP_EXEC_CS_INDIRECT_3_LOCALSIZEY__SHIFT 12
|
|
|
|
static inline uint32_t A5XX_CP_EXEC_CS_INDIRECT_3_LOCALSIZEY(uint32_t val)
|
|
|
|
{
|
|
|
|
return ((val) << A5XX_CP_EXEC_CS_INDIRECT_3_LOCALSIZEY__SHIFT) & A5XX_CP_EXEC_CS_INDIRECT_3_LOCALSIZEY__MASK;
|
|
|
|
}
|
|
|
|
#define A5XX_CP_EXEC_CS_INDIRECT_3_LOCALSIZEZ__MASK 0xffc00000
|
|
|
|
#define A5XX_CP_EXEC_CS_INDIRECT_3_LOCALSIZEZ__SHIFT 22
|
|
|
|
static inline uint32_t A5XX_CP_EXEC_CS_INDIRECT_3_LOCALSIZEZ(uint32_t val)
|
|
|
|
{
|
|
|
|
return ((val) << A5XX_CP_EXEC_CS_INDIRECT_3_LOCALSIZEZ__SHIFT) & A5XX_CP_EXEC_CS_INDIRECT_3_LOCALSIZEZ__MASK;
|
|
|
|
}
|
|
|
|
|
|
|
|
#define REG_A6XX_CP_SET_MARKER_0 0x00000000
|
|
|
|
#define A6XX_CP_SET_MARKER_0_MODE__MASK 0x000001ff
|
|
|
|
#define A6XX_CP_SET_MARKER_0_MODE__SHIFT 0
|
|
|
|
static inline uint32_t A6XX_CP_SET_MARKER_0_MODE(enum a6xx_marker val)
|
|
|
|
{
|
|
|
|
return ((val) << A6XX_CP_SET_MARKER_0_MODE__SHIFT) & A6XX_CP_SET_MARKER_0_MODE__MASK;
|
|
|
|
}
|
|
|
|
#define A6XX_CP_SET_MARKER_0_MARKER__MASK 0x0000000f
|
|
|
|
#define A6XX_CP_SET_MARKER_0_MARKER__SHIFT 0
|
|
|
|
static inline uint32_t A6XX_CP_SET_MARKER_0_MARKER(enum a6xx_marker val)
|
|
|
|
{
|
|
|
|
return ((val) << A6XX_CP_SET_MARKER_0_MARKER__SHIFT) & A6XX_CP_SET_MARKER_0_MARKER__MASK;
|
|
|
|
}
|
|
|
|
|
|
|
|
static inline uint32_t REG_A6XX_CP_SET_PSEUDO_REG_(uint32_t i0) { return 0x00000000 + 0x3*i0; }
|
|
|
|
|
|
|
|
static inline uint32_t REG_A6XX_CP_SET_PSEUDO_REG__0(uint32_t i0) { return 0x00000000 + 0x3*i0; }
|
|
|
|
#define A6XX_CP_SET_PSEUDO_REG__0_PSEUDO_REG__MASK 0x00000007
|
|
|
|
#define A6XX_CP_SET_PSEUDO_REG__0_PSEUDO_REG__SHIFT 0
|
|
|
|
static inline uint32_t A6XX_CP_SET_PSEUDO_REG__0_PSEUDO_REG(enum pseudo_reg val)
|
|
|
|
{
|
|
|
|
return ((val) << A6XX_CP_SET_PSEUDO_REG__0_PSEUDO_REG__SHIFT) & A6XX_CP_SET_PSEUDO_REG__0_PSEUDO_REG__MASK;
|
|
|
|
}
|
|
|
|
|
|
|
|
static inline uint32_t REG_A6XX_CP_SET_PSEUDO_REG__1(uint32_t i0) { return 0x00000001 + 0x3*i0; }
|
|
|
|
#define A6XX_CP_SET_PSEUDO_REG__1_LO__MASK 0xffffffff
|
|
|
|
#define A6XX_CP_SET_PSEUDO_REG__1_LO__SHIFT 0
|
|
|
|
static inline uint32_t A6XX_CP_SET_PSEUDO_REG__1_LO(uint32_t val)
|
|
|
|
{
|
|
|
|
return ((val) << A6XX_CP_SET_PSEUDO_REG__1_LO__SHIFT) & A6XX_CP_SET_PSEUDO_REG__1_LO__MASK;
|
|
|
|
}
|
|
|
|
|
|
|
|
static inline uint32_t REG_A6XX_CP_SET_PSEUDO_REG__2(uint32_t i0) { return 0x00000002 + 0x3*i0; }
|
|
|
|
#define A6XX_CP_SET_PSEUDO_REG__2_HI__MASK 0xffffffff
|
|
|
|
#define A6XX_CP_SET_PSEUDO_REG__2_HI__SHIFT 0
|
|
|
|
static inline uint32_t A6XX_CP_SET_PSEUDO_REG__2_HI(uint32_t val)
|
|
|
|
{
|
|
|
|
return ((val) << A6XX_CP_SET_PSEUDO_REG__2_HI__SHIFT) & A6XX_CP_SET_PSEUDO_REG__2_HI__MASK;
|
|
|
|
}
|
|
|
|
|
|
|
|
#define REG_A6XX_CP_REG_TEST_0 0x00000000
|
|
|
|
#define A6XX_CP_REG_TEST_0_REG__MASK 0x0003ffff
|
|
|
|
#define A6XX_CP_REG_TEST_0_REG__SHIFT 0
|
|
|
|
static inline uint32_t A6XX_CP_REG_TEST_0_REG(uint32_t val)
|
|
|
|
{
|
|
|
|
return ((val) << A6XX_CP_REG_TEST_0_REG__SHIFT) & A6XX_CP_REG_TEST_0_REG__MASK;
|
|
|
|
}
|
|
|
|
#define A6XX_CP_REG_TEST_0_BIT__MASK 0x01f00000
|
|
|
|
#define A6XX_CP_REG_TEST_0_BIT__SHIFT 20
|
|
|
|
static inline uint32_t A6XX_CP_REG_TEST_0_BIT(uint32_t val)
|
|
|
|
{
|
|
|
|
return ((val) << A6XX_CP_REG_TEST_0_BIT__SHIFT) & A6XX_CP_REG_TEST_0_BIT__MASK;
|
|
|
|
}
|
2023-10-24 12:59:35 +02:00
|
|
|
#define A6XX_CP_REG_TEST_0_SKIP_WAIT_FOR_ME 0x02000000
|
|
|
|
#define A6XX_CP_REG_TEST_0_PRED_BIT__MASK 0x7c000000
|
|
|
|
#define A6XX_CP_REG_TEST_0_PRED_BIT__SHIFT 26
|
|
|
|
static inline uint32_t A6XX_CP_REG_TEST_0_PRED_BIT(uint32_t val)
|
|
|
|
{
|
|
|
|
return ((val) << A6XX_CP_REG_TEST_0_PRED_BIT__SHIFT) & A6XX_CP_REG_TEST_0_PRED_BIT__MASK;
|
|
|
|
}
|
|
|
|
#define A6XX_CP_REG_TEST_0_PRED_UPDATE 0x80000000
|
|
|
|
|
|
|
|
#define REG_A6XX_CP_REG_TEST_PRED_MASK 0x00000001
|
|
|
|
|
|
|
|
#define REG_A6XX_CP_REG_TEST_PRED_VAL 0x00000002
|
2023-08-30 17:31:07 +02:00
|
|
|
|
|
|
|
#define REG_CP_COND_REG_EXEC_0 0x00000000
|
|
|
|
#define CP_COND_REG_EXEC_0_REG0__MASK 0x0003ffff
|
|
|
|
#define CP_COND_REG_EXEC_0_REG0__SHIFT 0
|
|
|
|
static inline uint32_t CP_COND_REG_EXEC_0_REG0(uint32_t val)
|
|
|
|
{
|
|
|
|
return ((val) << CP_COND_REG_EXEC_0_REG0__SHIFT) & CP_COND_REG_EXEC_0_REG0__MASK;
|
|
|
|
}
|
2023-10-24 12:59:35 +02:00
|
|
|
#define CP_COND_REG_EXEC_0_PRED_BIT__MASK 0x007c0000
|
|
|
|
#define CP_COND_REG_EXEC_0_PRED_BIT__SHIFT 18
|
|
|
|
static inline uint32_t CP_COND_REG_EXEC_0_PRED_BIT(uint32_t val)
|
|
|
|
{
|
|
|
|
return ((val) << CP_COND_REG_EXEC_0_PRED_BIT__SHIFT) & CP_COND_REG_EXEC_0_PRED_BIT__MASK;
|
|
|
|
}
|
2023-08-30 17:31:07 +02:00
|
|
|
#define CP_COND_REG_EXEC_0_BINNING 0x02000000
|
|
|
|
#define CP_COND_REG_EXEC_0_GMEM 0x04000000
|
|
|
|
#define CP_COND_REG_EXEC_0_SYSMEM 0x08000000
|
|
|
|
#define CP_COND_REG_EXEC_0_MODE__MASK 0xf0000000
|
|
|
|
#define CP_COND_REG_EXEC_0_MODE__SHIFT 28
|
|
|
|
static inline uint32_t CP_COND_REG_EXEC_0_MODE(enum compare_mode val)
|
|
|
|
{
|
|
|
|
return ((val) << CP_COND_REG_EXEC_0_MODE__SHIFT) & CP_COND_REG_EXEC_0_MODE__MASK;
|
|
|
|
}
|
|
|
|
|
|
|
|
#define REG_CP_COND_REG_EXEC_1 0x00000001
|
|
|
|
#define CP_COND_REG_EXEC_1_DWORDS__MASK 0xffffffff
|
|
|
|
#define CP_COND_REG_EXEC_1_DWORDS__SHIFT 0
|
|
|
|
static inline uint32_t CP_COND_REG_EXEC_1_DWORDS(uint32_t val)
|
|
|
|
{
|
|
|
|
return ((val) << CP_COND_REG_EXEC_1_DWORDS__SHIFT) & CP_COND_REG_EXEC_1_DWORDS__MASK;
|
|
|
|
}
|
|
|
|
|
|
|
|
#define REG_CP_COND_EXEC_0 0x00000000
|
|
|
|
#define CP_COND_EXEC_0_ADDR0_LO__MASK 0xffffffff
|
|
|
|
#define CP_COND_EXEC_0_ADDR0_LO__SHIFT 0
|
|
|
|
static inline uint32_t CP_COND_EXEC_0_ADDR0_LO(uint32_t val)
|
|
|
|
{
|
|
|
|
return ((val) << CP_COND_EXEC_0_ADDR0_LO__SHIFT) & CP_COND_EXEC_0_ADDR0_LO__MASK;
|
|
|
|
}
|
|
|
|
|
|
|
|
#define REG_CP_COND_EXEC_1 0x00000001
|
|
|
|
#define CP_COND_EXEC_1_ADDR0_HI__MASK 0xffffffff
|
|
|
|
#define CP_COND_EXEC_1_ADDR0_HI__SHIFT 0
|
|
|
|
static inline uint32_t CP_COND_EXEC_1_ADDR0_HI(uint32_t val)
|
|
|
|
{
|
|
|
|
return ((val) << CP_COND_EXEC_1_ADDR0_HI__SHIFT) & CP_COND_EXEC_1_ADDR0_HI__MASK;
|
|
|
|
}
|
|
|
|
|
|
|
|
#define REG_CP_COND_EXEC_2 0x00000002
|
|
|
|
#define CP_COND_EXEC_2_ADDR1_LO__MASK 0xffffffff
|
|
|
|
#define CP_COND_EXEC_2_ADDR1_LO__SHIFT 0
|
|
|
|
static inline uint32_t CP_COND_EXEC_2_ADDR1_LO(uint32_t val)
|
|
|
|
{
|
|
|
|
return ((val) << CP_COND_EXEC_2_ADDR1_LO__SHIFT) & CP_COND_EXEC_2_ADDR1_LO__MASK;
|
|
|
|
}
|
|
|
|
|
|
|
|
#define REG_CP_COND_EXEC_3 0x00000003
|
|
|
|
#define CP_COND_EXEC_3_ADDR1_HI__MASK 0xffffffff
|
|
|
|
#define CP_COND_EXEC_3_ADDR1_HI__SHIFT 0
|
|
|
|
static inline uint32_t CP_COND_EXEC_3_ADDR1_HI(uint32_t val)
|
|
|
|
{
|
|
|
|
return ((val) << CP_COND_EXEC_3_ADDR1_HI__SHIFT) & CP_COND_EXEC_3_ADDR1_HI__MASK;
|
|
|
|
}
|
|
|
|
|
|
|
|
#define REG_CP_COND_EXEC_4 0x00000004
|
|
|
|
#define CP_COND_EXEC_4_REF__MASK 0xffffffff
|
|
|
|
#define CP_COND_EXEC_4_REF__SHIFT 0
|
|
|
|
static inline uint32_t CP_COND_EXEC_4_REF(uint32_t val)
|
|
|
|
{
|
|
|
|
return ((val) << CP_COND_EXEC_4_REF__SHIFT) & CP_COND_EXEC_4_REF__MASK;
|
|
|
|
}
|
|
|
|
|
|
|
|
#define REG_CP_COND_EXEC_5 0x00000005
|
|
|
|
#define CP_COND_EXEC_5_DWORDS__MASK 0xffffffff
|
|
|
|
#define CP_COND_EXEC_5_DWORDS__SHIFT 0
|
|
|
|
static inline uint32_t CP_COND_EXEC_5_DWORDS(uint32_t val)
|
|
|
|
{
|
|
|
|
return ((val) << CP_COND_EXEC_5_DWORDS__SHIFT) & CP_COND_EXEC_5_DWORDS__MASK;
|
|
|
|
}
|
|
|
|
|
|
|
|
#define REG_CP_SET_CTXSWITCH_IB_0 0x00000000
|
|
|
|
#define CP_SET_CTXSWITCH_IB_0_ADDR_LO__MASK 0xffffffff
|
|
|
|
#define CP_SET_CTXSWITCH_IB_0_ADDR_LO__SHIFT 0
|
|
|
|
static inline uint32_t CP_SET_CTXSWITCH_IB_0_ADDR_LO(uint32_t val)
|
|
|
|
{
|
|
|
|
return ((val) << CP_SET_CTXSWITCH_IB_0_ADDR_LO__SHIFT) & CP_SET_CTXSWITCH_IB_0_ADDR_LO__MASK;
|
|
|
|
}
|
|
|
|
|
|
|
|
#define REG_CP_SET_CTXSWITCH_IB_1 0x00000001
|
|
|
|
#define CP_SET_CTXSWITCH_IB_1_ADDR_HI__MASK 0xffffffff
|
|
|
|
#define CP_SET_CTXSWITCH_IB_1_ADDR_HI__SHIFT 0
|
|
|
|
static inline uint32_t CP_SET_CTXSWITCH_IB_1_ADDR_HI(uint32_t val)
|
|
|
|
{
|
|
|
|
return ((val) << CP_SET_CTXSWITCH_IB_1_ADDR_HI__SHIFT) & CP_SET_CTXSWITCH_IB_1_ADDR_HI__MASK;
|
|
|
|
}
|
|
|
|
|
|
|
|
#define REG_CP_SET_CTXSWITCH_IB_2 0x00000002
|
|
|
|
#define CP_SET_CTXSWITCH_IB_2_DWORDS__MASK 0x000fffff
|
|
|
|
#define CP_SET_CTXSWITCH_IB_2_DWORDS__SHIFT 0
|
|
|
|
static inline uint32_t CP_SET_CTXSWITCH_IB_2_DWORDS(uint32_t val)
|
|
|
|
{
|
|
|
|
return ((val) << CP_SET_CTXSWITCH_IB_2_DWORDS__SHIFT) & CP_SET_CTXSWITCH_IB_2_DWORDS__MASK;
|
|
|
|
}
|
|
|
|
#define CP_SET_CTXSWITCH_IB_2_TYPE__MASK 0x00300000
|
|
|
|
#define CP_SET_CTXSWITCH_IB_2_TYPE__SHIFT 20
|
|
|
|
static inline uint32_t CP_SET_CTXSWITCH_IB_2_TYPE(enum ctxswitch_ib val)
|
|
|
|
{
|
|
|
|
return ((val) << CP_SET_CTXSWITCH_IB_2_TYPE__SHIFT) & CP_SET_CTXSWITCH_IB_2_TYPE__MASK;
|
|
|
|
}
|
|
|
|
|
|
|
|
#define REG_CP_REG_WRITE_0 0x00000000
|
2023-10-24 12:59:35 +02:00
|
|
|
#define CP_REG_WRITE_0_TRACKER__MASK 0x0000000f
|
2023-08-30 17:31:07 +02:00
|
|
|
#define CP_REG_WRITE_0_TRACKER__SHIFT 0
|
|
|
|
static inline uint32_t CP_REG_WRITE_0_TRACKER(enum reg_tracker val)
|
|
|
|
{
|
|
|
|
return ((val) << CP_REG_WRITE_0_TRACKER__SHIFT) & CP_REG_WRITE_0_TRACKER__MASK;
|
|
|
|
}
|
|
|
|
|
2023-10-24 12:59:35 +02:00
|
|
|
#define REG_CP_REG_WRITE_1 0x00000001
|
|
|
|
|
|
|
|
#define REG_CP_REG_WRITE_2 0x00000002
|
|
|
|
|
2023-08-30 17:31:07 +02:00
|
|
|
#define REG_CP_SMMU_TABLE_UPDATE_0 0x00000000
|
|
|
|
#define CP_SMMU_TABLE_UPDATE_0_TTBR0_LO__MASK 0xffffffff
|
|
|
|
#define CP_SMMU_TABLE_UPDATE_0_TTBR0_LO__SHIFT 0
|
|
|
|
static inline uint32_t CP_SMMU_TABLE_UPDATE_0_TTBR0_LO(uint32_t val)
|
|
|
|
{
|
|
|
|
return ((val) << CP_SMMU_TABLE_UPDATE_0_TTBR0_LO__SHIFT) & CP_SMMU_TABLE_UPDATE_0_TTBR0_LO__MASK;
|
|
|
|
}
|
|
|
|
|
|
|
|
#define REG_CP_SMMU_TABLE_UPDATE_1 0x00000001
|
|
|
|
#define CP_SMMU_TABLE_UPDATE_1_TTBR0_HI__MASK 0x0000ffff
|
|
|
|
#define CP_SMMU_TABLE_UPDATE_1_TTBR0_HI__SHIFT 0
|
|
|
|
static inline uint32_t CP_SMMU_TABLE_UPDATE_1_TTBR0_HI(uint32_t val)
|
|
|
|
{
|
|
|
|
return ((val) << CP_SMMU_TABLE_UPDATE_1_TTBR0_HI__SHIFT) & CP_SMMU_TABLE_UPDATE_1_TTBR0_HI__MASK;
|
|
|
|
}
|
|
|
|
#define CP_SMMU_TABLE_UPDATE_1_ASID__MASK 0xffff0000
|
|
|
|
#define CP_SMMU_TABLE_UPDATE_1_ASID__SHIFT 16
|
|
|
|
static inline uint32_t CP_SMMU_TABLE_UPDATE_1_ASID(uint32_t val)
|
|
|
|
{
|
|
|
|
return ((val) << CP_SMMU_TABLE_UPDATE_1_ASID__SHIFT) & CP_SMMU_TABLE_UPDATE_1_ASID__MASK;
|
|
|
|
}
|
|
|
|
|
|
|
|
#define REG_CP_SMMU_TABLE_UPDATE_2 0x00000002
|
|
|
|
#define CP_SMMU_TABLE_UPDATE_2_CONTEXTIDR__MASK 0xffffffff
|
|
|
|
#define CP_SMMU_TABLE_UPDATE_2_CONTEXTIDR__SHIFT 0
|
|
|
|
static inline uint32_t CP_SMMU_TABLE_UPDATE_2_CONTEXTIDR(uint32_t val)
|
|
|
|
{
|
|
|
|
return ((val) << CP_SMMU_TABLE_UPDATE_2_CONTEXTIDR__SHIFT) & CP_SMMU_TABLE_UPDATE_2_CONTEXTIDR__MASK;
|
|
|
|
}
|
|
|
|
|
|
|
|
#define REG_CP_SMMU_TABLE_UPDATE_3 0x00000003
|
|
|
|
#define CP_SMMU_TABLE_UPDATE_3_CONTEXTBANK__MASK 0xffffffff
|
|
|
|
#define CP_SMMU_TABLE_UPDATE_3_CONTEXTBANK__SHIFT 0
|
|
|
|
static inline uint32_t CP_SMMU_TABLE_UPDATE_3_CONTEXTBANK(uint32_t val)
|
|
|
|
{
|
|
|
|
return ((val) << CP_SMMU_TABLE_UPDATE_3_CONTEXTBANK__SHIFT) & CP_SMMU_TABLE_UPDATE_3_CONTEXTBANK__MASK;
|
|
|
|
}
|
|
|
|
|
|
|
|
#define REG_CP_START_BIN_BIN_COUNT 0x00000000
|
|
|
|
|
|
|
|
#define REG_CP_START_BIN_PREFIX_ADDR 0x00000001
|
|
|
|
|
|
|
|
#define REG_CP_START_BIN_PREFIX_DWORDS 0x00000003
|
|
|
|
|
|
|
|
#define REG_CP_START_BIN_BODY_DWORDS 0x00000004
|
|
|
|
|
2023-10-24 12:59:35 +02:00
|
|
|
#define REG_CP_WAIT_TIMESTAMP_0 0x00000000
|
|
|
|
|
|
|
|
#define REG_CP_WAIT_TIMESTAMP_ADDR 0x00000001
|
|
|
|
|
|
|
|
#define REG_CP_WAIT_TIMESTAMP_TIMESTAMP 0x00000003
|
|
|
|
|
|
|
|
#define REG_CP_THREAD_CONTROL_0 0x00000000
|
|
|
|
#define CP_THREAD_CONTROL_0_THREAD__MASK 0x00000003
|
|
|
|
#define CP_THREAD_CONTROL_0_THREAD__SHIFT 0
|
|
|
|
static inline uint32_t CP_THREAD_CONTROL_0_THREAD(enum cp_thread val)
|
|
|
|
{
|
|
|
|
return ((val) << CP_THREAD_CONTROL_0_THREAD__SHIFT) & CP_THREAD_CONTROL_0_THREAD__MASK;
|
|
|
|
}
|
|
|
|
#define CP_THREAD_CONTROL_0_CONCURRENT_BIN_DISABLE 0x08000000
|
|
|
|
#define CP_THREAD_CONTROL_0_SYNC_THREADS 0x80000000
|
|
|
|
|
2023-08-30 17:31:07 +02:00
|
|
|
|
|
|
|
#endif /* ADRENO_PM4_XML */
|