38 lines
819 B
Plaintext
38 lines
819 B
Plaintext
|
// SPDX-License-Identifier: GPL-2.0
|
||
|
/*
|
||
|
* Device Tree Source for the HiHope RZ/G2M Rev.2.0 main board
|
||
|
*
|
||
|
* Copyright (C) 2019 Renesas Electronics Corp.
|
||
|
*/
|
||
|
|
||
|
/dts-v1/;
|
||
|
#include "r8a774a1.dtsi"
|
||
|
#include "hihope-rev2.dtsi"
|
||
|
|
||
|
/ {
|
||
|
model = "HopeRun HiHope RZ/G2M main board (Rev.2.0) based on r8a774a1";
|
||
|
compatible = "hoperun,hihope-rzg2m", "renesas,r8a774a1";
|
||
|
|
||
|
memory@48000000 {
|
||
|
device_type = "memory";
|
||
|
/* first 128MB is reserved for secure area. */
|
||
|
reg = <0x0 0x48000000 0x0 0x78000000>;
|
||
|
};
|
||
|
|
||
|
memory@600000000 {
|
||
|
device_type = "memory";
|
||
|
reg = <0x6 0x00000000 0x0 0x80000000>;
|
||
|
};
|
||
|
};
|
||
|
|
||
|
&du {
|
||
|
clocks = <&cpg CPG_MOD 724>,
|
||
|
<&cpg CPG_MOD 723>,
|
||
|
<&cpg CPG_MOD 722>,
|
||
|
<&versaclock5 1>,
|
||
|
<&x302_clk>,
|
||
|
<&versaclock5 2>;
|
||
|
clock-names = "du.0", "du.1", "du.2",
|
||
|
"dclkin.0", "dclkin.1", "dclkin.2";
|
||
|
};
|