229 lines
9.2 KiB
C
229 lines
9.2 KiB
C
/*
|
|
* Copyright 2018 Advanced Micro Devices, Inc.
|
|
*
|
|
* Permission is hereby granted, free of charge, to any person obtaining a
|
|
* copy of this software and associated documentation files (the "Software"),
|
|
* to deal in the Software without restriction, including without limitation
|
|
* the rights to use, copy, modify, merge, publish, distribute, sublicense,
|
|
* and/or sell copies of the Software, and to permit persons to whom the
|
|
* Software is furnished to do so, subject to the following conditions:
|
|
*
|
|
* The above copyright notice and this permission notice shall be included in
|
|
* all copies or substantial portions of the Software.
|
|
*
|
|
* THE SOFTWARE IS PROVIDED "AS IS", WITHOUT WARRANTY OF ANY KIND, EXPRESS OR
|
|
* IMPLIED, INCLUDING BUT NOT LIMITED TO THE WARRANTIES OF MERCHANTABILITY,
|
|
* FITNESS FOR A PARTICULAR PURPOSE AND NONINFRINGEMENT. IN NO EVENT SHALL
|
|
* THE COPYRIGHT HOLDER(S) OR AUTHOR(S) BE LIABLE FOR ANY CLAIM, DAMAGES OR
|
|
* OTHER LIABILITY, WHETHER IN AN ACTION OF CONTRACT, TORT OR OTHERWISE,
|
|
* ARISING FROM, OUT OF OR IN CONNECTION WITH THE SOFTWARE OR THE USE OR
|
|
* OTHER DEALINGS IN THE SOFTWARE.
|
|
*
|
|
* Authors: AMD
|
|
*
|
|
*/
|
|
|
|
#ifndef __DCN31_DCCG_H__
|
|
#define __DCN31_DCCG_H__
|
|
|
|
#include "dcn30/dcn30_dccg.h"
|
|
|
|
#define DCCG_REG_LIST_DCN31() \
|
|
SR(DPPCLK_DTO_CTRL),\
|
|
DCCG_SRII(DTO_PARAM, DPPCLK, 0),\
|
|
DCCG_SRII(DTO_PARAM, DPPCLK, 1),\
|
|
DCCG_SRII(DTO_PARAM, DPPCLK, 2),\
|
|
DCCG_SRII(DTO_PARAM, DPPCLK, 3),\
|
|
SR(PHYASYMCLK_CLOCK_CNTL),\
|
|
SR(PHYBSYMCLK_CLOCK_CNTL),\
|
|
SR(PHYCSYMCLK_CLOCK_CNTL),\
|
|
SR(PHYDSYMCLK_CLOCK_CNTL),\
|
|
SR(PHYESYMCLK_CLOCK_CNTL),\
|
|
SR(DPSTREAMCLK_CNTL),\
|
|
SR(SYMCLK32_SE_CNTL),\
|
|
SR(SYMCLK32_LE_CNTL),\
|
|
DCCG_SRII(PIXEL_RATE_CNTL, OTG, 0),\
|
|
DCCG_SRII(PIXEL_RATE_CNTL, OTG, 1),\
|
|
DCCG_SRII(PIXEL_RATE_CNTL, OTG, 2),\
|
|
DCCG_SRII(PIXEL_RATE_CNTL, OTG, 3),\
|
|
DCCG_SRII(MODULO, DTBCLK_DTO, 0),\
|
|
DCCG_SRII(MODULO, DTBCLK_DTO, 1),\
|
|
DCCG_SRII(MODULO, DTBCLK_DTO, 2),\
|
|
DCCG_SRII(MODULO, DTBCLK_DTO, 3),\
|
|
DCCG_SRII(PHASE, DTBCLK_DTO, 0),\
|
|
DCCG_SRII(PHASE, DTBCLK_DTO, 1),\
|
|
DCCG_SRII(PHASE, DTBCLK_DTO, 2),\
|
|
DCCG_SRII(PHASE, DTBCLK_DTO, 3),\
|
|
SR(DCCG_AUDIO_DTBCLK_DTO_MODULO),\
|
|
SR(DCCG_AUDIO_DTBCLK_DTO_PHASE),\
|
|
SR(DCCG_AUDIO_DTO_SOURCE),\
|
|
SR(DENTIST_DISPCLK_CNTL),\
|
|
SR(DSCCLK0_DTO_PARAM),\
|
|
SR(DSCCLK1_DTO_PARAM),\
|
|
SR(DSCCLK2_DTO_PARAM),\
|
|
SR(DSCCLK_DTO_CTRL),\
|
|
SR(DCCG_GATE_DISABLE_CNTL2),\
|
|
SR(DCCG_GATE_DISABLE_CNTL3),\
|
|
SR(HDMISTREAMCLK0_DTO_PARAM)
|
|
|
|
|
|
#define DCCG_MASK_SH_LIST_DCN31(mask_sh) \
|
|
DCCG_SFI(DPPCLK_DTO_CTRL, DTO_ENABLE, DPPCLK, 0, mask_sh),\
|
|
DCCG_SFI(DPPCLK_DTO_CTRL, DTO_DB_EN, DPPCLK, 0, mask_sh),\
|
|
DCCG_SFI(DPPCLK_DTO_CTRL, DTO_ENABLE, DPPCLK, 1, mask_sh),\
|
|
DCCG_SFI(DPPCLK_DTO_CTRL, DTO_DB_EN, DPPCLK, 1, mask_sh),\
|
|
DCCG_SFI(DPPCLK_DTO_CTRL, DTO_ENABLE, DPPCLK, 2, mask_sh),\
|
|
DCCG_SFI(DPPCLK_DTO_CTRL, DTO_DB_EN, DPPCLK, 2, mask_sh),\
|
|
DCCG_SFI(DPPCLK_DTO_CTRL, DTO_ENABLE, DPPCLK, 3, mask_sh),\
|
|
DCCG_SFI(DPPCLK_DTO_CTRL, DTO_DB_EN, DPPCLK, 3, mask_sh),\
|
|
DCCG_SF(DPPCLK0_DTO_PARAM, DPPCLK0_DTO_PHASE, mask_sh),\
|
|
DCCG_SF(DPPCLK0_DTO_PARAM, DPPCLK0_DTO_MODULO, mask_sh),\
|
|
DCCG_SF(PHYASYMCLK_CLOCK_CNTL, PHYASYMCLK_FORCE_EN, mask_sh),\
|
|
DCCG_SF(PHYASYMCLK_CLOCK_CNTL, PHYASYMCLK_FORCE_SRC_SEL, mask_sh),\
|
|
DCCG_SF(PHYBSYMCLK_CLOCK_CNTL, PHYBSYMCLK_FORCE_EN, mask_sh),\
|
|
DCCG_SF(PHYBSYMCLK_CLOCK_CNTL, PHYBSYMCLK_FORCE_SRC_SEL, mask_sh),\
|
|
DCCG_SF(PHYCSYMCLK_CLOCK_CNTL, PHYCSYMCLK_FORCE_EN, mask_sh),\
|
|
DCCG_SF(PHYCSYMCLK_CLOCK_CNTL, PHYCSYMCLK_FORCE_SRC_SEL, mask_sh),\
|
|
DCCG_SF(PHYDSYMCLK_CLOCK_CNTL, PHYDSYMCLK_FORCE_EN, mask_sh),\
|
|
DCCG_SF(PHYDSYMCLK_CLOCK_CNTL, PHYDSYMCLK_FORCE_SRC_SEL, mask_sh),\
|
|
DCCG_SF(PHYESYMCLK_CLOCK_CNTL, PHYESYMCLK_FORCE_EN, mask_sh),\
|
|
DCCG_SF(PHYESYMCLK_CLOCK_CNTL, PHYESYMCLK_FORCE_SRC_SEL, mask_sh),\
|
|
DCCG_SF(DPSTREAMCLK_CNTL, DPSTREAMCLK_PIPE0_EN, mask_sh),\
|
|
DCCG_SF(DPSTREAMCLK_CNTL, DPSTREAMCLK_PIPE1_EN, mask_sh),\
|
|
DCCG_SF(DPSTREAMCLK_CNTL, DPSTREAMCLK_PIPE2_EN, mask_sh),\
|
|
DCCG_SF(DPSTREAMCLK_CNTL, DPSTREAMCLK_PIPE3_EN, mask_sh),\
|
|
DCCG_SF(SYMCLK32_SE_CNTL, SYMCLK32_SE0_SRC_SEL, mask_sh),\
|
|
DCCG_SF(SYMCLK32_SE_CNTL, SYMCLK32_SE1_SRC_SEL, mask_sh),\
|
|
DCCG_SF(SYMCLK32_SE_CNTL, SYMCLK32_SE2_SRC_SEL, mask_sh),\
|
|
DCCG_SF(SYMCLK32_SE_CNTL, SYMCLK32_SE3_SRC_SEL, mask_sh),\
|
|
DCCG_SF(SYMCLK32_SE_CNTL, SYMCLK32_SE0_EN, mask_sh),\
|
|
DCCG_SF(SYMCLK32_SE_CNTL, SYMCLK32_SE1_EN, mask_sh),\
|
|
DCCG_SF(SYMCLK32_SE_CNTL, SYMCLK32_SE2_EN, mask_sh),\
|
|
DCCG_SF(SYMCLK32_SE_CNTL, SYMCLK32_SE3_EN, mask_sh),\
|
|
DCCG_SF(SYMCLK32_LE_CNTL, SYMCLK32_LE0_SRC_SEL, mask_sh),\
|
|
DCCG_SF(SYMCLK32_LE_CNTL, SYMCLK32_LE1_SRC_SEL, mask_sh),\
|
|
DCCG_SF(SYMCLK32_LE_CNTL, SYMCLK32_LE0_EN, mask_sh),\
|
|
DCCG_SF(SYMCLK32_LE_CNTL, SYMCLK32_LE1_EN, mask_sh),\
|
|
DCCG_SFII(OTG, PIXEL_RATE_CNTL, DTBCLK_DTO, ENABLE, 0, mask_sh),\
|
|
DCCG_SFII(OTG, PIXEL_RATE_CNTL, DTBCLK_DTO, ENABLE, 1, mask_sh),\
|
|
DCCG_SFII(OTG, PIXEL_RATE_CNTL, DTBCLK_DTO, ENABLE, 2, mask_sh),\
|
|
DCCG_SFII(OTG, PIXEL_RATE_CNTL, DTBCLK_DTO, ENABLE, 3, mask_sh),\
|
|
DCCG_SFII(OTG, PIXEL_RATE_CNTL, DTBCLKDTO, ENABLE_STATUS, 0, mask_sh),\
|
|
DCCG_SFII(OTG, PIXEL_RATE_CNTL, DTBCLKDTO, ENABLE_STATUS, 1, mask_sh),\
|
|
DCCG_SFII(OTG, PIXEL_RATE_CNTL, DTBCLKDTO, ENABLE_STATUS, 2, mask_sh),\
|
|
DCCG_SFII(OTG, PIXEL_RATE_CNTL, DTBCLKDTO, ENABLE_STATUS, 3, mask_sh),\
|
|
DCCG_SFII(OTG, PIXEL_RATE_CNTL, PIPE, DTO_SRC_SEL, 0, mask_sh),\
|
|
DCCG_SFII(OTG, PIXEL_RATE_CNTL, PIPE, DTO_SRC_SEL, 1, mask_sh),\
|
|
DCCG_SFII(OTG, PIXEL_RATE_CNTL, PIPE, DTO_SRC_SEL, 2, mask_sh),\
|
|
DCCG_SFII(OTG, PIXEL_RATE_CNTL, PIPE, DTO_SRC_SEL, 3, mask_sh),\
|
|
DCCG_SFII(OTG, PIXEL_RATE_CNTL, DTBCLK_DTO, DIV, 0, mask_sh),\
|
|
DCCG_SFII(OTG, PIXEL_RATE_CNTL, DTBCLK_DTO, DIV, 1, mask_sh),\
|
|
DCCG_SFII(OTG, PIXEL_RATE_CNTL, DTBCLK_DTO, DIV, 2, mask_sh),\
|
|
DCCG_SFII(OTG, PIXEL_RATE_CNTL, DTBCLK_DTO, DIV, 3, mask_sh),\
|
|
DCCG_SFII(OTG, PIXEL_RATE_CNTL, OTG, ADD_PIXEL, 0, mask_sh),\
|
|
DCCG_SFII(OTG, PIXEL_RATE_CNTL, OTG, ADD_PIXEL, 1, mask_sh),\
|
|
DCCG_SFII(OTG, PIXEL_RATE_CNTL, OTG, ADD_PIXEL, 2, mask_sh),\
|
|
DCCG_SFII(OTG, PIXEL_RATE_CNTL, OTG, ADD_PIXEL, 3, mask_sh),\
|
|
DCCG_SF(DCCG_AUDIO_DTO_SOURCE, DCCG_AUDIO_DTO_SEL, mask_sh),\
|
|
DCCG_SF(DCCG_AUDIO_DTO_SOURCE, DCCG_AUDIO_DTO0_SOURCE_SEL, mask_sh),\
|
|
DCCG_SF(DENTIST_DISPCLK_CNTL, DENTIST_DISPCLK_CHG_MODE, mask_sh), \
|
|
DCCG_SF(DSCCLK0_DTO_PARAM, DSCCLK0_DTO_PHASE, mask_sh),\
|
|
DCCG_SF(DSCCLK0_DTO_PARAM, DSCCLK0_DTO_MODULO, mask_sh),\
|
|
DCCG_SF(DSCCLK1_DTO_PARAM, DSCCLK1_DTO_PHASE, mask_sh),\
|
|
DCCG_SF(DSCCLK1_DTO_PARAM, DSCCLK1_DTO_MODULO, mask_sh),\
|
|
DCCG_SF(DSCCLK2_DTO_PARAM, DSCCLK2_DTO_PHASE, mask_sh),\
|
|
DCCG_SF(DSCCLK2_DTO_PARAM, DSCCLK2_DTO_MODULO, mask_sh),\
|
|
DCCG_SF(DSCCLK_DTO_CTRL, DSCCLK0_DTO_ENABLE, mask_sh),\
|
|
DCCG_SF(DSCCLK_DTO_CTRL, DSCCLK1_DTO_ENABLE, mask_sh),\
|
|
DCCG_SF(DSCCLK_DTO_CTRL, DSCCLK2_DTO_ENABLE, mask_sh),\
|
|
DCCG_SF(DCCG_GATE_DISABLE_CNTL2, PHYASYMCLK_GATE_DISABLE, mask_sh),\
|
|
DCCG_SF(DCCG_GATE_DISABLE_CNTL2, PHYBSYMCLK_GATE_DISABLE, mask_sh),\
|
|
DCCG_SF(DCCG_GATE_DISABLE_CNTL2, PHYCSYMCLK_GATE_DISABLE, mask_sh),\
|
|
DCCG_SF(DCCG_GATE_DISABLE_CNTL2, PHYDSYMCLK_GATE_DISABLE, mask_sh),\
|
|
DCCG_SF(DCCG_GATE_DISABLE_CNTL2, PHYESYMCLK_GATE_DISABLE, mask_sh),\
|
|
DCCG_SF(DCCG_GATE_DISABLE_CNTL3, DPSTREAMCLK_ROOT_GATE_DISABLE, mask_sh),\
|
|
DCCG_SF(DCCG_GATE_DISABLE_CNTL3, DPSTREAMCLK_GATE_DISABLE, mask_sh),\
|
|
DCCG_SF(DCCG_GATE_DISABLE_CNTL3, SYMCLK32_ROOT_SE0_GATE_DISABLE, mask_sh),\
|
|
DCCG_SF(DCCG_GATE_DISABLE_CNTL3, SYMCLK32_ROOT_SE1_GATE_DISABLE, mask_sh),\
|
|
DCCG_SF(DCCG_GATE_DISABLE_CNTL3, SYMCLK32_ROOT_SE2_GATE_DISABLE, mask_sh),\
|
|
DCCG_SF(DCCG_GATE_DISABLE_CNTL3, SYMCLK32_ROOT_SE3_GATE_DISABLE, mask_sh),\
|
|
DCCG_SF(DCCG_GATE_DISABLE_CNTL3, SYMCLK32_ROOT_LE0_GATE_DISABLE, mask_sh),\
|
|
DCCG_SF(DCCG_GATE_DISABLE_CNTL3, SYMCLK32_ROOT_LE1_GATE_DISABLE, mask_sh),\
|
|
DCCG_SF(HDMISTREAMCLK0_DTO_PARAM, HDMISTREAMCLK0_DTO_PHASE, mask_sh),\
|
|
DCCG_SF(HDMISTREAMCLK0_DTO_PARAM, HDMISTREAMCLK0_DTO_MODULO, mask_sh)
|
|
|
|
|
|
struct dccg *dccg31_create(
|
|
struct dc_context *ctx,
|
|
const struct dccg_registers *regs,
|
|
const struct dccg_shift *dccg_shift,
|
|
const struct dccg_mask *dccg_mask);
|
|
|
|
void dccg31_init(struct dccg *dccg);
|
|
|
|
void dccg31_enable_symclk32_se(
|
|
struct dccg *dccg,
|
|
int hpo_se_inst,
|
|
enum phyd32clk_clock_source phyd32clk);
|
|
|
|
void dccg31_disable_symclk32_se(
|
|
struct dccg *dccg,
|
|
int hpo_se_inst);
|
|
|
|
void dccg31_enable_symclk32_le(
|
|
struct dccg *dccg,
|
|
int hpo_le_inst,
|
|
enum phyd32clk_clock_source phyd32clk);
|
|
|
|
void dccg31_disable_symclk32_le(
|
|
struct dccg *dccg,
|
|
int hpo_le_inst);
|
|
|
|
void dccg31_set_physymclk(
|
|
struct dccg *dccg,
|
|
int phy_inst,
|
|
enum physymclk_clock_source clk_src,
|
|
bool force_enable);
|
|
|
|
void dccg31_set_audio_dtbclk_dto(
|
|
struct dccg *dccg,
|
|
const struct dtbclk_dto_params *params);
|
|
|
|
void dccg31_update_dpp_dto(
|
|
struct dccg *dccg,
|
|
int dpp_inst,
|
|
int req_dppclk);
|
|
|
|
void dccg31_get_dccg_ref_freq(
|
|
struct dccg *dccg,
|
|
unsigned int xtalin_freq_inKhz,
|
|
unsigned int *dccg_ref_freq_inKhz);
|
|
|
|
void dccg31_set_dpstreamclk(
|
|
struct dccg *dccg,
|
|
enum streamclk_source src,
|
|
int otg_inst,
|
|
int dp_hpo_inst);
|
|
|
|
void dccg31_set_dtbclk_dto(
|
|
struct dccg *dccg,
|
|
const struct dtbclk_dto_params *params);
|
|
|
|
void dccg31_otg_add_pixel(
|
|
struct dccg *dccg,
|
|
uint32_t otg_inst);
|
|
|
|
void dccg31_otg_drop_pixel(
|
|
struct dccg *dccg,
|
|
uint32_t otg_inst);
|
|
|
|
void dccg31_set_dispclk_change_mode(
|
|
struct dccg *dccg,
|
|
enum dentist_dispclk_change_mode change_mode);
|
|
|
|
void dccg31_disable_dscclk(struct dccg *dccg, int inst);
|
|
|
|
void dccg31_enable_dscclk(struct dccg *dccg, int inst);
|
|
|
|
#endif //__DCN31_DCCG_H__
|